JPH01152272U - - Google Patents
Info
- Publication number
- JPH01152272U JPH01152272U JP5010388U JP5010388U JPH01152272U JP H01152272 U JPH01152272 U JP H01152272U JP 5010388 U JP5010388 U JP 5010388U JP 5010388 U JP5010388 U JP 5010388U JP H01152272 U JPH01152272 U JP H01152272U
- Authority
- JP
- Japan
- Prior art keywords
- good
- output
- comparator
- timing
- pattern
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Landscapes
- Tests Of Electronic Circuits (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
Description
第1図はこの考案によるIC試験装置の一例を
示すブロツク図、第2図は従来のIC試験装置を
示すブロツク図である。
FIG. 1 is a block diagram showing an example of an IC testing device according to this invention, and FIG. 2 is a block diagram showing a conventional IC testing device.
Claims (1)
ング発生器が動作し、そのタイミング発生器から
発生する複数のタイミング信号がクロツクセレク
タで各チヤネルごとに割当てられ、その割当てら
れたタイミング信号により上記パタン発生器より
のパタンを波形ホーマツタで波形整形して被試験
IC素子へ供給し、その被試験IC素子の出力と
期待値とを比較器で比較して良、不良の判定を行
うIC試験装置において、 上記タイミング発生器からのタイミング信号を
選択して取出すセレクタと、 そのセレクタの出力を遅延して上記クロツクセ
レクタの入力端子へ与える可変遅延手段と、 上記パタン発生器から1回の試験のパタンを発
生するごとに上記比較器の出力の良、不良の一方
で上記可変遅延手段の遅延量を一定方向に変更す
る手段と、 上記1回の試験ごとに上記比較器の出力の良、
不良の一方で上記可変遅延手段の遅延量を書込ま
れるメモリと、 上記比較器の出力の良、不良の他方で上記メモ
リに書込むべきアドレスを更新するアドレスポイ
ンタとを具備するIC試験装置。[Claim for Utility Model Registration] A timing generator is operated by a start signal from a pattern generator, and multiple timing signals generated from the timing generator are assigned to each channel by a clock selector. Using a timing signal, the pattern from the pattern generator is shaped into a waveform and supplied to the IC element under test, and the output of the IC element under test is compared with the expected value using a comparator to determine whether it is good or bad. In an IC testing apparatus for performing IC testing, a selector for selecting and extracting a timing signal from the timing generator; a variable delay means for delaying the output of the selector and applying it to an input terminal of the clock selector; means for changing the delay amount of the variable delay means in a fixed direction depending on whether the output of the comparator is good or bad each time a test pattern is generated; good,
An IC testing device comprising: a memory into which the delay amount of the variable delay means is written when the output of the comparator is good; and an address pointer that updates an address to be written in the memory when the output of the comparator is good or bad.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP5010388U JPH073350Y2 (en) | 1988-04-13 | 1988-04-13 | IC test equipment |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP5010388U JPH073350Y2 (en) | 1988-04-13 | 1988-04-13 | IC test equipment |
Publications (2)
Publication Number | Publication Date |
---|---|
JPH01152272U true JPH01152272U (en) | 1989-10-20 |
JPH073350Y2 JPH073350Y2 (en) | 1995-01-30 |
Family
ID=31276176
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP5010388U Expired - Lifetime JPH073350Y2 (en) | 1988-04-13 | 1988-04-13 | IC test equipment |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPH073350Y2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH085705A (en) * | 1994-06-16 | 1996-01-12 | Nec Corp | Logical function testing device |
-
1988
- 1988-04-13 JP JP5010388U patent/JPH073350Y2/en not_active Expired - Lifetime
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH085705A (en) * | 1994-06-16 | 1996-01-12 | Nec Corp | Logical function testing device |
Also Published As
Publication number | Publication date |
---|---|
JPH073350Y2 (en) | 1995-01-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0356999A3 (en) | Memory tester | |
DE69634778D1 (en) | DEVICE FOR THE PARALLEL TESTING OF SEMICONDUCTOR CIRCUITS | |
JPS5813864B2 (en) | Logic signal observation device | |
EP0918227A3 (en) | Automatic circuit tester having a waveform acquisition mode of operation | |
CA2356406A1 (en) | Waveform measuring method and apparatus | |
JPH0481675A (en) | Apparatus for testing semiconductor device | |
JPH01152272U (en) | ||
EP0389683A3 (en) | Apparatus and method for regulating a measurement system | |
US5086280A (en) | Continuously variable pulsewidth waveform formation device employing two memories | |
JPS61224719A (en) | Waveform simulator | |
JPH0171681U (en) | ||
JPS6137582B2 (en) | ||
JPS59204782A (en) | Test pattern generator | |
JPH0714932Y2 (en) | IC test equipment | |
JPH07128372A (en) | Signal measuring method | |
JPH075701Y2 (en) | Trigger detection circuit | |
JPS5673354A (en) | Testing device for ic | |
JPH0714931Y2 (en) | IC test equipment | |
JPS6464050A (en) | Refresh control circuit for memory test device | |
JPH0211872B2 (en) | ||
JPS648677U (en) | ||
JPS57169684A (en) | Testing system for integrated circuit element | |
JPS61260171A (en) | Lsi testing method | |
JPS61126481A (en) | Digital pattern tester | |
JPH0216076U (en) |