JP4241650B2 - ゲート酸化膜形成法 - Google Patents
ゲート酸化膜形成法 Download PDFInfo
- Publication number
- JP4241650B2 JP4241650B2 JP2005074489A JP2005074489A JP4241650B2 JP 4241650 B2 JP4241650 B2 JP 4241650B2 JP 2005074489 A JP2005074489 A JP 2005074489A JP 2005074489 A JP2005074489 A JP 2005074489A JP 4241650 B2 JP4241650 B2 JP 4241650B2
- Authority
- JP
- Japan
- Prior art keywords
- gate oxide
- oxide film
- ions
- forming
- ion implantation
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/02227—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
- H01L21/0223—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate
- H01L21/02233—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate of the semiconductor substrate or a semiconductor layer
- H01L21/02236—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate of the semiconductor substrate or a semiconductor layer group IV semiconductor
- H01L21/02238—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate of the semiconductor substrate or a semiconductor layer group IV semiconductor silicon in uncombined form, i.e. pure silicon
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/02227—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
- H01L21/02255—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by thermal treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02296—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
- H01L21/02299—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer pre-treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/2822—Making the insulator with substrate doping, e.g. N, Ge, C implantation, before formation of the insulator
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/314—Inorganic layers
- H01L21/316—Inorganic layers composed of oxides or glassy oxides or oxide based glass
- H01L21/3165—Inorganic layers composed of oxides or glassy oxides or oxide based glass formed by oxidation
- H01L21/31654—Inorganic layers composed of oxides or glassy oxides or oxide based glass formed by oxidation of semiconductor materials, e.g. the body itself
- H01L21/31658—Inorganic layers composed of oxides or glassy oxides or oxide based glass formed by oxidation of semiconductor materials, e.g. the body itself by thermal oxidation, e.g. of SiGe
- H01L21/31662—Inorganic layers composed of oxides or glassy oxides or oxide based glass formed by oxidation of semiconductor materials, e.g. the body itself by thermal oxidation, e.g. of SiGe of silicon in uncombined form
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/324—Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0144—Manufacturing their gate insulating layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Power Engineering (AREA)
- High Energy & Nuclear Physics (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
Description
Claims (4)
- 半導体基板の一方の主表面に第1及び第2の素子孔を有するフィールド絶縁膜を形成する工程と、
前記第1及び第2の素子孔内の半導体表面に第1の熱酸化処理により第1及び第2の犠牲酸化膜をそれぞれ形成する工程と、
前記フィールド絶縁膜の上に前記第1の素子孔を露呈し且つ前記第2の素子孔を覆うようにレジスト層を形成する工程と、
前記レジスト層をマスクとし且つ前記第1の犠牲酸化膜を介して前記第1の素子孔内の半導体部分に酸化速度を増大させるが導電型決定に寄与しない不純物イオンを加速電圧が異なる複数回のイオン注入処理により注入して深さが異なる複数のイオン注入層を形成する工程と、
前記複数のイオン注入層を形成した後、前記レジスト層を除去する工程と、
前記レジスト層を除去した後、前記第1及び第2の犠牲酸化膜を除去する工程と、
前記第1及び第2の犠牲酸化膜を除去した後、前記第1及び第2の素子孔内の半導体表面に第2の熱酸化処理により第1及び第2のゲート酸化膜をそれぞれ形成する工程であって、前記複数のイオン注入層に基づく増速酸化により前記第1のゲート酸化膜を前記第2のゲート酸化膜より厚く形成するものと
を含むゲート酸化膜形成法。 - 半導体基板の一方の主表面に第1及び第2の素子孔を有するフィールド絶縁膜を形成する工程と、
前記第1及び第2の素子孔内の半導体表面に第1の熱酸化処理により第1及び第2のゲート酸化膜をそれぞれ形成する工程と、
前記フィールド絶縁膜の上に前記第1の素子孔を露呈し且つ前記第2の素子孔を覆うようにレジスト層を形成する工程と、
前記レジスト層をマスクとし且つ前記第1のゲート酸化膜を介して前記第1の素子孔内の半導体部分に酸化速度を増大させるが導電型決定に寄与しない不純物イオンを加速電圧が異なる複数回のイオン注入処理により注入して深さが異なる複数のイオン注入層を形成する工程と、
前記複数のイオン注入層を形成した後、前記レジスト層を除去する工程と、
前記レジスト層を除去した後、エッチング処理により前記第1及び第2のゲート酸化膜を薄くする工程と、
前記第1及び第2のゲート酸化膜を薄くした後、第2の熱酸化処理により前記第1及び第2のゲート酸化膜をそれぞれ厚くする工程であって、前記複数のイオン注入層に基づく増速酸化により前記第1のゲート酸化膜を前記第2のゲート酸化膜より厚くするものと
を含むゲート酸化膜形成法。 - 前記複数回のイオン注入処理では前記不純物イオンとしてアルゴンイオンを第1及び第2のステップの2回の処理で注入し、前記第1のステップではアルゴンイオンの注入を加速電圧50〜100[keV]、ドーズ量5×1013〜5×1015[ions/cm2]の条件で行ない、前記第2のステップではアルゴンイオンの注入を加速電圧10〜40[keV]、ドーズ量5×1013〜5×1015[ions/cm2]の条件で行なう請求項1又は2記載のゲート酸化膜形成法。
- 前記複数回のイオン注入処理では前記不純物イオンとしてフッ素イオンを第1及び第2のステップの2回の処理で注入し、前記第1のステップではフッ素イオンの注入を加速電圧30〜60[keV]、ドーズ量5×1013〜5×1015[ions/cm2]の条件で行ない、前記第2のステップではフッ素イオンの注入を加速電圧10〜25[keV]、ドーズ量5×1013〜5×1015[ions/cm2]の条件で行なう請求項1又は2記載のゲート酸化膜形成法。
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2005074489A JP4241650B2 (ja) | 2004-06-09 | 2005-03-16 | ゲート酸化膜形成法 |
KR1020050049371A KR100770499B1 (ko) | 2004-06-09 | 2005-06-09 | 게이트 산화막 제조 방법 |
TW094119145A TWI270148B (en) | 2004-06-09 | 2005-06-09 | Manufacturing method of gate oxidation films |
US11/148,362 US7488652B2 (en) | 2004-06-09 | 2005-06-09 | Manufacturing method of gate oxidation films |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004170905 | 2004-06-09 | ||
JP2005074489A JP4241650B2 (ja) | 2004-06-09 | 2005-03-16 | ゲート酸化膜形成法 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2006024888A JP2006024888A (ja) | 2006-01-26 |
JP4241650B2 true JP4241650B2 (ja) | 2009-03-18 |
Family
ID=35461074
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2005074489A Expired - Fee Related JP4241650B2 (ja) | 2004-06-09 | 2005-03-16 | ゲート酸化膜形成法 |
Country Status (4)
Country | Link |
---|---|
US (1) | US7488652B2 (ja) |
JP (1) | JP4241650B2 (ja) |
KR (1) | KR100770499B1 (ja) |
TW (1) | TWI270148B (ja) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6355580B1 (en) * | 1998-09-03 | 2002-03-12 | Micron Technology, Inc. | Ion-assisted oxidation methods and the resulting structures |
CN113140464A (zh) * | 2021-06-22 | 2021-07-20 | 晶芯成(北京)科技有限公司 | 半导体器件及其制备方法 |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5637635A (en) | 1979-09-05 | 1981-04-11 | Mitsubishi Electric Corp | Manufacture of semiconductor device |
TW344897B (en) | 1994-11-30 | 1998-11-11 | At&T Tcorporation | A process for forming gate oxides possessing different thicknesses on a semiconductor substrate |
JPH08162618A (ja) | 1994-12-08 | 1996-06-21 | Sony Corp | Dram搭載半導体装置の製造方法 |
TW413863B (en) | 1998-10-07 | 2000-12-01 | Mosel Vitelic Inc | Method for simultaneously forming oxide layers with different thickness in semiconductor circuit |
US6358819B1 (en) | 1998-12-15 | 2002-03-19 | Lsi Logic Corporation | Dual gate oxide process for deep submicron ICS |
JP2000195968A (ja) | 1998-12-25 | 2000-07-14 | Mitsubishi Electric Corp | 半導体装置の製造方法 |
JP3439412B2 (ja) | 1999-09-17 | 2003-08-25 | Necエレクトロニクス株式会社 | 集積回路装置、電子回路機器、回路製造方法 |
JP4437352B2 (ja) * | 2000-02-29 | 2010-03-24 | 富士通マイクロエレクトロニクス株式会社 | 半導体装置の製造方法 |
-
2005
- 2005-03-16 JP JP2005074489A patent/JP4241650B2/ja not_active Expired - Fee Related
- 2005-06-09 US US11/148,362 patent/US7488652B2/en not_active Expired - Fee Related
- 2005-06-09 TW TW094119145A patent/TWI270148B/zh not_active IP Right Cessation
- 2005-06-09 KR KR1020050049371A patent/KR100770499B1/ko not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
JP2006024888A (ja) | 2006-01-26 |
KR20060046397A (ko) | 2006-05-17 |
KR100770499B1 (ko) | 2007-10-25 |
TWI270148B (en) | 2007-01-01 |
US7488652B2 (en) | 2009-02-10 |
TW200625467A (en) | 2006-07-16 |
US20050277259A1 (en) | 2005-12-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7405130B2 (en) | Method of manufacturing a semiconductor device with a notched gate electrode | |
US7303951B2 (en) | Method of manufacturing a trench isolation region in a semiconductor device | |
JP4149095B2 (ja) | 半導体集積回路装置の製造方法 | |
JP2005026586A (ja) | 半導体装置及びその製造方法 | |
TW200402845A (en) | Semiconductor device and its manufacturing method | |
CN102460682A (zh) | 半导体器件及其制造方法 | |
JP2002016246A (ja) | Mos型半導体トランジスタの製造方法 | |
JP4241650B2 (ja) | ゲート酸化膜形成法 | |
JP4656854B2 (ja) | 半導体装置の製造方法 | |
US20050095867A1 (en) | Method of manufacturing semiconductor device | |
JP2006339398A (ja) | 半導体装置の製造方法 | |
JP2002026299A (ja) | 半導体基板及びその製造方法、並びに半導体装置及びその製造方法 | |
US7517760B2 (en) | Semiconductor device manufacturing method including three gate insulating films | |
JPH05243264A (ja) | トランジスタの製造方法 | |
JP2663946B2 (ja) | 半導体装置の製造方法 | |
JP2968548B2 (ja) | 半導体装置及びその製造方法 | |
JP4685359B2 (ja) | 半導体装置の製造方法 | |
JP2000077429A (ja) | 半導体装置の製造方法 | |
JP2513312B2 (ja) | Mosトランジスタの製造方法 | |
JPH113974A (ja) | 半導体集積回路装置およびその製造方法 | |
JP2000195814A (ja) | 半導体装置の製造方法 | |
JPH088262A (ja) | 半導体装置の製造方法 | |
JP2001085531A (ja) | 半導体集積回路装置の製造方法 | |
JP3657532B2 (ja) | 半導体装置の製造方法 | |
JPH10173171A (ja) | 半導体装置の製造方法および半導体装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20051125 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20080716 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20080729 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20080925 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20081112 |
|
RD03 | Notification of appointment of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7423 Effective date: 20081112 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20081209 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20081222 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20120109 Year of fee payment: 3 |
|
R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20130109 Year of fee payment: 4 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20140109 Year of fee payment: 5 |
|
LAPS | Cancellation because of no payment of annual fees |