[go: up one dir, main page]

GB2326277A - Low skew signal distribution for integrated circuits - Google Patents

Low skew signal distribution for integrated circuits Download PDF

Info

Publication number
GB2326277A
GB2326277A GB9712177A GB9712177A GB2326277A GB 2326277 A GB2326277 A GB 2326277A GB 9712177 A GB9712177 A GB 9712177A GB 9712177 A GB9712177 A GB 9712177A GB 2326277 A GB2326277 A GB 2326277A
Authority
GB
United Kingdom
Prior art keywords
signal
die
optical
integrated circuit
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
GB9712177A
Other versions
GB9712177D0 (en
Inventor
William Eric Corr
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
LSI Corp
Original Assignee
LSI Logic Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by LSI Logic Corp filed Critical LSI Logic Corp
Priority to GB9712177A priority Critical patent/GB2326277A/en
Publication of GB9712177D0 publication Critical patent/GB9712177D0/en
Priority to JP10160816A priority patent/JPH1117626A/en
Publication of GB2326277A publication Critical patent/GB2326277A/en
Withdrawn legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/04Generating or distributing clock signals or signals derived directly therefrom
    • G06F1/10Distribution of clock signals, e.g. skew
    • G06F1/105Distribution of clock signals, e.g. skew in which the distribution is at least partially optical

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Solid State Image Pick-Up Elements (AREA)
  • Optical Communication System (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

An integrated circuit device (10) comprises a semiconductor die (14) and an optical signal emitting element, such as a diode (18), for communicating an optical signal, such as a clock or trigger signal, to individual circuits on the die (14). Each circuit includes a photosensitive active device implemented on the die for converting the received optical signal to an electronic signal for clocking or triggering a local circuit (e.g. a data storage register). Translucent material (20) encapsulates the emitter (18) and the die (14). The optically communicated signal has very low skew, which is independent of the topology of the die(14).

Description

LOW SKEW SIGNAL DISTRIBUTION FOR INTEGRATED CIRCUITS This invention relates to the distribution of signals in, or for, integrated circuits, with minimal signal skew. The invention is particularly suited to distributing signals such as clock or trigger signals, but it is not limited exclusively to such signals.
Within integrated circuits, clock signals are usually distributed across the integrated circuit die by metal interconnect layers. This has the intrinsic disadvantage that the metal layer used to distribute the clock signal can be affected by signal path "wires" in other layers running parallel to, or crossing, the clock signal "wires".
These wires in other layers cause problems because they couple capacitively with the clock wire, causing variations in the speed at which the clock signal can be propagated around the die. Propagation delay is referred to herein as "skew". Skew is important because it can be very difficult to ensure that the clock pulses reach different parts of the die at the same time. Skew is one of the factors which can severely limit the maximum operating speed of the integrated circuit; problems can occur if some parts of the integrated circuit are operating out of sequence with others, due to a large clock signal skew.
Even if very sophisticated clock signal routing algorithms are used, the clock wires will always be running near other wires. It is possible to predict the capacitive effect of wires running in close proximity to each other by using a special routing algorithm. However, such predictions are only effective for DC signal conditions; it is harder to predict the actual effect which may occur if the wires carry switching signals which have a different effect from a DC line, even for simple circuit configurations.
With the increasing complexity of integrated circuits with many billions of internal wires, it is difficult even to predict DC coupling effects, and virtually impossible to predict dynamic switching effect in realistic design timescales.
The above problems can often delay development and design of integrated circuits, and increase development costs. Different arrangements of clock wires may be to be tried and refined progressively to counter the effects of unpredictable skew.
The present invention has been devised bearing the above problems in mind.
Broadly speaking, one aspect of the invention is to communicate, and/or distribute, signals to, and/or within, an integrated circuit package using optical means, and to convert the optical signals to electronic signals on the integrated circuit die. The term "optical" as used herein is not restricted to visible light, but is intended to refer generally to radiation which substantially obeys the laws of optics.
Such a technique can avoid the problems of capacitive coupling and other signal interference encountered with traditional interconnect wires, and enable signals to be distributed with minimal signal skew. The speed of signal propagation is limited only by the speed of light (and the switching speed of the circuit components used to produce and receive the optical signals, which is predictable). For example, for a 15mm die, the attainable skew could be as small as about 50ps. This compares very favourably with the minimum of about 400ps which is attainable with conventional distribution wires. It is expected that future technologies will require a skew of less than about 200ps, which will be very difficult to achieve using conventional wire techniques.
Moreover the invention can be used to distribute signals, such as clock or trigger signals, simultaneously to different parts of the integrated circuit die, without the same routing and design constraints as those associated with distribution wires.
This can provide the die designer with greater flexibility of design, and allow circuits to be arranged on the die in relative positions not hitherto regarded as practical.
The invention can enable development time and costs to be reduced by producing predictable skew across the die. Furthermore, by not using metal wires to distribute clock signals, the number of layout steps would be reduced, which further reduces the time needed to complete a design.
An optical signal may be produced by an optical emitter carried on the die, or carried within the integrated circuit package containing the die, or mounted externally to provide an optical input to the package. The optical signal may illuminate substantially an entire surface of the die, or one or more predetermined areas of the die. Opaque masks may be used to mask areas of the die not intended to receive optical radiation (for example, to reduce unwanted photoelectric effects). If desired an optical guide (i.e. a light guide) may be provided to define predetermined optical paths for the optical signal. Such a guide may be provided by translucent material which can diffuse the light to achieve excellent omni-directional illumination, and avoid shadow effects.
More than one emitter may be used to generate a larger magnitude optical signal, or a plurality of different optical signals.
The or each optical signal may be directly equivalent to the signal it represents, so that a digital pulse (e.g. a clock pulse) is represented by an optical pulse.
Alternatively, the optical signals may be encoded, for example by modulation.
The optical signal may represent a single signal, or it may represent a plurality of signals. For example, the plurality of signals may be multiplexed, or have different characteristic carrier or modulation frequencies, or be represented by different radiation wavelengths, to enable individual signals to be separated either optically or electronically.
In a preferred embodiment, the optical signals are clock signals, and are distributed across the die and used to clock a plurality of circuit elements, for example, data storage registers. Each element may have, or be associated with, its own optical receiver. Alternatively pluralities of elements may be grouped together and fed from a respective optical receiver for the group. In this way, the optical technique is used to distribute signals on a die-scale, and local wires are then used to distribute the signals to local circuits. A circuit may used to provide a local clock signal different from, but derived from, the optical signal. In this way, the local circuits can be driven by locally generated signals which are synchronised across the die to the optical signal.
In a specific aspect, the invention provides an integrated circuit device comprising an integrated circuit die, and optical means for distributing a clock or trigger signal to different areas of the die.
In another aspect, the invention provides an integrated circuit device comprising an integrated circuit die, optical means for distributing an optical signal to at least first and second areas of the die, a first optical receiver implemented in or on the first area of the die for producing a first electronic signal synchronised to the optical signal, and a second optical receiver implemented in or on the second area of the die for producing a second electronic signal synchronised to the optical signal.
In a further aspect, the invention provides an integrated circuit comprising an optically clockable or triggerable, data signal handling circuit, the data signal handling circuit comprising an optical receiver for receiving an optical signal, and for producing an electronic clock or trigger signal therefrom.
In a yet further aspect, the invention provides a method of communicating a signal to an integrated circuit device and/or for distributing a signal to a plurality of circuits within an integrated circuit device, the method comprising communicating the signal optically, and generating at least one electronic signal responsive to the reception thereof by a circuit on the integrated circuit die.
In a yet further aspect, the invention provides a method of distributing a clock or trigger signal to different areas of an integrated circuit die of an integrated circuit device, the method comprising communicating the signal optically in the integrated circuit device.
An embodiment of the invention is now described by way of example, with reference to the accompanying drawings, in which: Fig. 1 is schematic section through an integrated circuit package; Fig. 2 is a schematic section along the line II-II of Fig. 1; and Fig. 3 is a schematic circuit diagram of a circuit element implemented on the integrated circuit die.
Referring to Figs. 1 and 2, an integrated circuit device 10 consists of a package base 12 on which is carried an integrated circuit die 14. In this embodiment, the die 14 is based on a silicon substrate, but other embodiments may use different semiconductor materials. In Fig. 1, the conventional package terminal pins or balls, and the connections between the pins (or balls) and the die, have been omitted for the sake of clarity; these features are well known to the skilled man. Pins are denoted schematically in Fig. 2 by numeral 16.
The device 10 includes an optical emitter 18 mounted on one side of, and slightly above, the upper surface 14a of the die 14. The emitter 18 is supported by the package base 12 and is attached thereto, for example, by adhesive. The die 14 and the emitter 18 are covered by translucent encapsulation material 20 to allow light emitted by the emitter 18 to fall on the die surface 14a. The emitter 18 is driven by an external signal applied through one or more respective "clock input" pins 16a of the device 10.
Referring especially to Fig. 2, the die 14 includes a plurality of circuit elements 22, two of which are illustrated. The size of the elements is greatly exaggerated in Fig. 2 for the sake of clarity; this figure is purely schematic. Each circuit element 22 includes an optical receiver, in the form a phototransistor or photodiode 24, positioned in the die 14 to receive optical radiation through the upper face 14a. The light signals are used as clock signals for clocking operation of the circuit elements 22.
Figure 3 illustrates an example of a circuit element 22. The output from the photodiode 24 is coupled to the input of a conditioning circuit 26, which may typically include an amplifier 26a and a thresholding circuit 26b for conditioning the optically received signal. The output from the conditioning circuit 26 represents a usable clock signal, and is provided as a clock input to a data storage register 28, to clock the register 28.
In this embodiment, the translucent encapsulation 20 serves to diffuse the light from the emitter 18, so that the orientation of the emitter 18 is not critical. The diffusion enables the die to be uniformly illuminated, and can avoid the creation of shadows which might otherwise result from the oblique position of the emitter 18. The encapsulation 20 is covered by an opaque layer 30 to prevent external radiation from interfering with the optical clock signal. The diffusion also enables the light to reach positions on or in the die which are not in line-of-sight with the emitter 18. For example, the light can penetrate to active lower layers of the die 14 on which some of the phototdiodes 24 may be formed, and to reach the sides of the die.
In this embodiment, the emitter 18 is positioned adjacent to, and symmetrically relative to, the die 14 to reduce signal skew. However, in other embodiments, the emitter may be arranged at a greater distance from the die, or non-symmetrically relative to the die.
In this embodiment, the emitter 18 is mounted in almost the same plane as the die 14, so that the height profile of the device 10 is not substantially increased.
Moreover, the upper region of the device is left clear for mounting a heatsink, if desired. In an alternative embodiment, the emitter could be mounted below the upper face 14a of the die 14, and the diffusion caused by the translucent encapsulation 20 could spread the light over the die 14.
In another alternative embodiment the emitter 18 may be mounted above the die 14 and point downwardly (as depicted in phantom in Fig. 1 by numeral 32). Such an arrangement can reduce signal skew even further, but might not be practical if a heatsink is desired to be mounted.
The emitter 18 may be implemented as a light emitting diode, or as a laser diode, or as any other suitable device capable of be operated at a desired switching speed. The emitter may emit radiation in the visible wavelength range or, for example, in the infra-red wavelength range.
The photodiode 24 can be integrated very simply, because all metal oxide semiconductor (MOS) active devices have a photoelectric effect. All that is required is a different type of layout structure from conventional transistors to maximise this effect. To ensure that other MOS devices are not affected by the light signals, an additional opaque layer may be added to the top of the die during the manufacturing process. Holes would be created in the opaque layer to allow light penetration to the areas of the photodiodes. This technique is not limited only to MOS devices, as other semiconductor devices exhibit similar photo-sensitivity.
It will be appreciated that the foregoing description is merely illustrative of a currently preferred embodiment, and that many modifications may be made without departing from the principles of the invention. In particular, the package construction, the arrangement of the optical emitter(s) and of the optical receivers, and the die may vary with different device styles and semiconductor implementations.
It will be appreciated that the invention, particularly as described in the preferred embodiments, can enable signals to be communicated to, or distributed in, an integrated circuit device with much less signal skew than conventional techniques using interconnect wires. Just as importantly, the amount of skew is largely independent of the die topology, and can easily be predicted. The invention can overcome many of the problems which limit current maximum integrated circuit speeds, and can enable the design time for a new integrated circuit to be significantly reduced.
While features believed to be of importance have been identified in the appended claims, the Applicant claims protection for any novel feature or combination of features described herein and/or illustrated in the accompanying drawings, irrespective of whether emphasis has been placed thereon.

Claims (23)

1. An integrated circuit device comprising an integrated circuit die, and optical means for distributing a clock or trigger signal to different areas of the die.
2. A device according to claim 1, wherein the optical means comprises a first optical receiver implemented in or on a first area of the die for producing a first electronic signal from an optical signal, and second optical receiver means implemented in or on a second area of the die for producing a second electronic signal from the optical signal.
3. An integrated circuit device comprising an integrated circuit die, optical means for distributing an optical signal to at least first and second areas of the die, a first optical receiver implemented in or on the first area of the die for producing a first electronic signal synchronised to the optical signal, and a second optical receiver implemented or on in the second area of the die for producing a second electronic signal synchronised to the optical signal.
4. A device according to claim 2 or 3, wherein each of said optical receivers comprises a photosensitive active semiconductor element.
5. A device according to claim 2, 3 or 4, wherein each of said optical receivers is coupled to a data signal handling circuit, the circuit being clockable or triggerable in response to the optical signal received by the optical receiver.
6. A device according to claim 5, wherein at least one of the data signal handling circuits comprises a data storage register.
7. A device according to any preceding claim, comprising an optical emitter for emitting an optical signal to the die.
8. A device according to claim 7, wherein the optical emitter comprises a light emitting diode.
9. A device according to claim 7, wherein the optical emitter comprises a laser diode.
10. A device according to claim 7, 8 or 9, wherein the optical emitter is carried by a device which supports the die.
11. A device according to claim 7, 8, 9 or 10, wherein the optical emitter is mounted to illuminate the die from one side.
12. A device according to any of claims 7 to 11, wherein the optical emitter is mounted above the face of the integrated circuit die.
13. A device according to any of claims 7 to 12, wherein the optical emitter is coupled to be driven by a signal applied through one or more external terminals of the integrated circuit device.
14. A device according to any preceding claim, wherein the optical means comprises an optically transparent or translucent material for communicating the optical signal to the surface of the die.
15. A device according to claim 14, wherein the die is at least partly encapsulated by the transparent or translucent material.
16. A device according to any preceding claim, wherein the die has an opaque mask with openings defining areas of the die intended to receive the optical signal.
17. An integrated circuit comprising an optically clockable or triggerable, data signal handling circuit, the data signal handling circuit comprising an optical receiver for receiving an optical signal, and for producing an electronic clock or trigger signal therefrom.
18. A circuit according to claim 17, wherein the data signal handling circuit comprises a data storage register responsive to the electronic clock or trigger signal.
19. An integrated circuit according to claim 17 or 18, comprising a conditioning circuit for receiving an output of the optical receiver, and for generating a conditioned signal therefrom.
20. An integrated circuit according to claim 19, wherein the conditioning circuit comprises a thresholding circuit.
21. A method of communicating a signal to an integrated circuit device and/or for distributing a signal to a plurality of circuits within an integrated circuit device, the method comprising communicating the signal optically, and generating at least one electronic signal responsive to the reception thereof by a circuit on the integrated circuit die.
22. A method of distributing a clock or trigger signal to different areas of an integrated circuit die of an integrated circuit device, the method comprising communicating the signal optically in the integrated circuit device.
23. A method or apparatus substantially as hereinbefore described with reference to any of the accompanying drawings.
GB9712177A 1997-06-11 1997-06-11 Low skew signal distribution for integrated circuits Withdrawn GB2326277A (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
GB9712177A GB2326277A (en) 1997-06-11 1997-06-11 Low skew signal distribution for integrated circuits
JP10160816A JPH1117626A (en) 1997-06-11 1998-06-09 Signal distribution with low skew with respect to integrated circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB9712177A GB2326277A (en) 1997-06-11 1997-06-11 Low skew signal distribution for integrated circuits

Publications (2)

Publication Number Publication Date
GB9712177D0 GB9712177D0 (en) 1997-08-13
GB2326277A true GB2326277A (en) 1998-12-16

Family

ID=10814007

Family Applications (1)

Application Number Title Priority Date Filing Date
GB9712177A Withdrawn GB2326277A (en) 1997-06-11 1997-06-11 Low skew signal distribution for integrated circuits

Country Status (2)

Country Link
JP (1) JPH1117626A (en)
GB (1) GB2326277A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2340998B (en) * 1998-08-26 2003-07-16 Lsi Logic Corp Optical/electrical inputs for an integrated circuit die

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2069196A (en) * 1980-02-05 1981-08-19 Marconi Co Ltd Processor arrangement
EP0174073A2 (en) * 1984-09-03 1986-03-12 Kabushiki Kaisha Toshiba Integrated optical and electric circuit device
JPS6381869A (en) * 1986-09-25 1988-04-12 Hitachi Ltd Optical wiring semiconductor integrated circuit
EP0481349A2 (en) * 1990-10-17 1992-04-22 Hitachi, Ltd. Master clock distributing method and apparatus using same
EP0508613A1 (en) * 1991-04-08 1992-10-14 Mitsubishi Denki Kabushiki Kaisha Multichip system and method of supplying clock signal therefor
EP0588746A1 (en) * 1992-09-16 1994-03-23 International Business Machines Corporation A method of clocking integrated circuit chips
US5394490A (en) * 1992-08-11 1995-02-28 Hitachi, Ltd. Semiconductor device having an optical waveguide interposed in the space between electrode members

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2069196A (en) * 1980-02-05 1981-08-19 Marconi Co Ltd Processor arrangement
EP0174073A2 (en) * 1984-09-03 1986-03-12 Kabushiki Kaisha Toshiba Integrated optical and electric circuit device
JPS6381869A (en) * 1986-09-25 1988-04-12 Hitachi Ltd Optical wiring semiconductor integrated circuit
EP0481349A2 (en) * 1990-10-17 1992-04-22 Hitachi, Ltd. Master clock distributing method and apparatus using same
EP0508613A1 (en) * 1991-04-08 1992-10-14 Mitsubishi Denki Kabushiki Kaisha Multichip system and method of supplying clock signal therefor
US5394490A (en) * 1992-08-11 1995-02-28 Hitachi, Ltd. Semiconductor device having an optical waveguide interposed in the space between electrode members
EP0588746A1 (en) * 1992-09-16 1994-03-23 International Business Machines Corporation A method of clocking integrated circuit chips

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Patent Abstracts of Japan, Vol 12, No 318 [E-650] & JP 63 081 869 A *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2340998B (en) * 1998-08-26 2003-07-16 Lsi Logic Corp Optical/electrical inputs for an integrated circuit die

Also Published As

Publication number Publication date
GB9712177D0 (en) 1997-08-13
JPH1117626A (en) 1999-01-22

Similar Documents

Publication Publication Date Title
US4835595A (en) Optical interconnections for integrated circuits
JPS6161461A (en) Optical/electrical integrated device
FR2508255B1 (en) INTEGRATED CIRCUIT DEVICE, MADE FROM A "STANDARD" MATRIX, ACHIEVING A MULTIPLICITY OF LOGIC FUNCTIONS BY MODIFYING THE CALIBRATION NETWORK
WO2003030271A3 (en) Radiation-emitting semiconductor chip, method for production thereof and radiation-emitting component
WO2001080285A3 (en) Top illuminated opto-electronic devices integrated with micro-optics and electronic integrated circuits
US6603151B2 (en) Method and structure for packaging a high efficiency electro-optics device
US8670637B2 (en) Optical clock signal distribution using through-silicon vias
EP1280207A4 (en) SEMICONDUCTOR ENERGY DETECTOR
US6399964B1 (en) Low skew signal distribution for integrated circuits
US6624447B1 (en) Low skew signal distribution for integrated circuits
GB2326277A (en) Low skew signal distribution for integrated circuits
CN211061698U (en) device for detecting light
JPS63160270A (en) Semiconductor device having photosensor and signal processing element
GB2332794A (en) An optically clocked IC using a PLL clock frequency multiplier
EP0222338A2 (en) Semiconductor photo-sensing device
GB2340997A (en) Optoelectronic integrated circuit and method of testing
US20040013432A1 (en) Direct backside optical fiber attachment to microprocessor chips
JP2836582B2 (en) Key input device
JPH0638489B2 (en) Optical / electrical integrated device
DE59813938D1 (en) Semiconductor chip with surface covering against optical examination of the circuit structure
KR102539518B1 (en) Light emitting device and lighting apparatus
Liou et al. Monolithically GaN-Based Optocoupler With Chip Scaling
JP5073885B2 (en) Method and apparatus for distributing an optical clock in an integrated circuit
KR20200034136A (en) Lighting apparatus capable of partial lighting and its manufacturing method thereof
JPS60164372A (en) Light emitting diode array device

Legal Events

Date Code Title Description
WAP Application withdrawn, taken to be withdrawn or refused ** after publication under section 16(1)