GB2204163A - Self-identifying scheme for memory - Google Patents
Self-identifying scheme for memory Download PDFInfo
- Publication number
- GB2204163A GB2204163A GB08807597A GB8807597A GB2204163A GB 2204163 A GB2204163 A GB 2204163A GB 08807597 A GB08807597 A GB 08807597A GB 8807597 A GB8807597 A GB 8807597A GB 2204163 A GB2204163 A GB 2204163A
- Authority
- GB
- United Kingdom
- Prior art keywords
- memory
- coupled
- processor
- coded signal
- identifying
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/06—Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication
- G06F12/0646—Configuration or reconfiguration
- G06F12/0684—Configuration or reconfiguration with feedback, e.g. presence or absence of unit detected by addressing, overflow detection
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Read Only Memory (AREA)
Abstract
A self-identifying scheme permits a variety of integrated-circuit semiconductor memory modules 13-16 to inform a host processor 12 as to each individual memory accessing time. Pre-encoded circuits within each memory module generate a coded signal on a memory identification bus 25 when that module is selected by the host processor. The coded signal identifies the type of memory accessed, permitting the host processor to transfer information at a rate determined by the memory accessed. Other identifying information, such as memory size, can also be encoded. <IMAGE>
Description
'SELF-IDENTIFYING SCHEME FOR bSORY' BCKGROUGD OF THE INVENTION
1. Field of the Invention.
This invention relates to computer memories, and more specifically for a memory to self-identify its access time.
2. Prior Art.
The use of various memory devices for storing information is well-known in the prior art. These memory devices can be internal or external devices and are coupled to a host unit, such as a central processing unit (CPU). The host unit provides the addressing, as well as other control signals, to access a location in memory for reading or writing information to and from such location.
Although various memory units can be configured with a given host hardware, the memory unit must be configured to function with a particular host unit. At the time a particular memory unit is configured within the system, the host unit must be capable of operating with the memory unit. Proper hand shaking and synchronization are essential elements for information transfer to be established between the two units.
In a typical situation, the memory unit is configured to a previously determined host unit, such as a CPU, so that the memory unit must be specially designed to operate within certain limited constraints imposed by the host unit.
Because different memory units operate at different speeds, each memory unit must be specially configured and interfaced to operate with a given CPU. Such interfacing must be accomplished at the time the memory unit is coupled to the CPU, or typically, the memory unit is predesigned to operate at a given speed determined by the CPU.
Where a number of memory units are coupled to the same CPU, a further problem is encountered in that some of the memory units may operate at different speeds. Because random-access memories (RAM) are capable of running at a faster speed than read-only memories (ROM), the CPU must know the location or address of these various memory units so that the host unit can change its accessing speed if efficient use of these memories is desired. If the CPU cannot differentiate among the different memories, then it must operate at the accessing speed of the slowest memory unit.
In another related technology, modulized memory units are being designed for various uses. In one area, memory modules are designed to be plugged into various interfacing connectors, such that various modules representing different memory types are interfaced with the same host unit. In the prior art a given memory type must be plugged into a predesigned location, so that the CPU knows the characteristics of the memory unit by its location. However, such a preordained system limits the flexibility of modulized design. What is desired in this instance is to have a memory unit having a capability of being plugged into any given module location and permitting the CPU to identify that memory unit by its type and not by the location that it is plugged into.
In another application, a memory connection is coupled to a host unit. However, the memory connection is capable of interfacing with various types of memory units. For example, in an automatic bank teller machine, or a security/identification machine, a memory unit, such as a bankcard having a magnetic strip, is inserted into the connection for accessing the host unit. Although the bank teller machines of today read magnetic strips on cards, a more sophisticated unit can access memory devices which contain substantial memory mass storage. Compact and portable mass storage units are achieved by utilizing integrated circuit semiconductor memories.In the above example, the host unit must be capable of identifying the different types of memory units which plug into the machine and for efficient operation the machine must be capable of accessing these various memory units at accessing speeds which correspond to the different memory units.
Therefore, in implementing modularized memory designs, it is appreciated that what is needed is a self-identifying memory, wherein a particular memory unit provides certain identifying information for its access by the host unit. One such information being its memory accessing speed.
SUMMARY OF THE INVENTION
The present invention provides for an apparatus and a method for self-identifying an accessing time of a given memory device. Modularized integrated circuit semiconductor memories are coupled to a host hardware for providing data transfer.
Each memory module contains a pre-encoded circuit which generates a coded signal when that particular memory module is selected by the host unit. The coded signal is then sent to the host unit to inform it as to the memory accessing time of the selected module. By encoding each memory module, the modules can be made homogeneous to provide interchangeability and the host unit need not know the identity of the memory module until it is accessed by the host unit.
The self-identifying scheme is implemented by coupling bit lines through pull-up resistors to a voltage potential.
Predetermined bit lines are each coupled through a diode to the memory select line. When the select line is not active, the bit lines remain in a high state due to the voltage coupled to the pull-up resistors. However, when the select line is active, the diodes conduct and pull those predetermined bit lines to a low state, thereby placing a coded signal on the bit lines. By this scheme a plurality of memory modules can be coupled to a common bus.
BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1 is a block diagram showing the interfacing of various memory modules to a host unit.
Figure 2 is a schematic diagram showing a self-identifying encoding feature of a memory module shown in Figure 1.
Figure 3 is a schematic diagram showing one example of using diodes to encode the self-identifying feature.
Figure 4 is a pictorial representation of an integrated circuit memory module which is used in the preferred embodiment.
Figure 5 is a block diagram showing the interface of a host
CPU to a modulized memory interface connector which permits various homogeneous memory units to be plugged into it.
DETAILED DESCRIPTION OF THE PRESENT INVENTION
The present invention provides for an apparatus and a method for self-identifying an accessing time of a given memory.
In the following description, numerous specific details are set forth, such as specific number of bits, memory configuration, etc., in order to provide a thorough understanding of the present invention. It will be obvious, however, to one skilled in the art that the present invention may be practiced without these specific details. In other instances, well-known structures, such as control lines, have not been set forth in order not to unnecessarily obscure the present invention.
Referring to Figure 1, a circuit block diagram 10 of the present invention is shown. Circuit 10 is comprised of a host hardware 11, interconnections and various memory units 13-16 of the present invention. The host hardware of the present invention includes a CPU 12; however, a variety of other hardware controllers can provide equivalent functions in communicating and controlling memories 13-16. Each of the memories 13-16 are coupled to an address bus 20 and data bus 21.
Address bus 20 and data bus 21 may be of a variety of prior art buses for accessing memories by providing an address on address bus 20 and reading or writing data from and to memories 13-16 on data bus 21. Address bus 20 and data bus 21 are coupled to the
CPU 12, but can readily be coupled to other data exchanging units, such as decoders, as well. Although four memories are shown in Figure 1, any number can be utilized without departing from the spirit and scope of the invention.
Each of the memories 13-16 are coupled to a memory identification bus 25 which is then coupled to the host unit 11.
Bus 25 can be coupled directly to the CPU 12 or to interfacing means within host 11, such as the earlier stated decoder, wherein the interfacing means can further decode signals on bus 25. Bus 25 of the preferred embodiment is comprised of four lines labeled ACCO, ACC1, ACC2 and ACC3, which designate bits 03 for identifying the various accessing times of memories 13-16.
In the preferred embodiment, bus 25 is comprised of four lines for carrying four bits ACCO-ACC3 such that 16 possible encoding combinations are available to select 16 possible memory accessing speeds. It is readily possible to have less or more lines to bus 25 to provide other than 4-bit encoding combinations for identifying the various memories 13-16. Each of the memory units 13-16 are coupled to the CPU 12 by an individual chip select line, wherein CSO is coupled to memory 13, CS1 to memory 14, CS2 to memory 15 and CS3 to memory 16. It is appreciated that other memory select schemes, well-known in the art, can be used for activating each of the memories 13-16.
In operation, CPU 12 will select one of the memory units 13-16 to be activated, at which time one of the CSn lines corresponding to the memory unit which is to be activated is pulled low. Only one memory is selected at any given period of time. The selected memory will access bus 25 for providing coded signals onto bus 25 for coupling to CPU 12. The unselected memories will not access bus 25 in order not to interfere with the properly encoded signal.
Functionally, memory units 13-16 may be comprised of a variety of memory units and devices; however, as used in the preferred embodiment, each of the memory units 13-16 are integrated circuit modules and more specifically, integratedcircuit semiconductor memory modules. Memories 13-16 are integrated circuit devices which are formed from a semiconductor device and may include main memory for computers, read/write mass storage units, or read-only mass storage units. Memories 13-16 may be comprised of any or all of these various integrated circuit modules.
To optimize the accessing speed of the CPU 12 to each of the memories 13-16, each memory 13-16 must self-identify its accessing speed by the CPU 12. For example, RAMs typically operate much faster than ROMs and therefore, RAM accessing speed by the CPU 12 should be at a faster rate than that of a ROM to take advantage of the faster data transfer rate of RAMs. That is, if memories 13-16 contain both ROMs and RAMs, it is an advantage to access ROMs at a first speed and RAMs at a second speed which is faster than the first. For each memory 13-16 to inform the CPU 12 as to its accessing time whenever its appropriate chip select signal is activated, the corresponding memory unit will provide a coded signal to bus 25 to inform the
CPU 12 as to the type and accessing speed of its memory.
Further, because the memory units 13-16 are self-identifying, if they are constructed homogeneously, then they are capable of being inserted in any of the four locations shown in Figure 1.
Referring to Figure 2, a portion of a memory unit 30 is shown. Memory unit 30 is a detailed description of any of the memory units 13-16 of Figure 1. A chip select signal tm is coupled to the memory unit 30 and a supply voltage Vcc, which can be generated internally or externally to memory 30, is coupled to memory 30 also. ACC0-ACC3 outputs from memory unit 30 are coupled to bus 25 of Figure 1. In this particular embodiment, pull-up resistors 40-43 are utilized to couple ACCO
ACC3 lines to Vcc, respectively. Alternatively, any, all or none of the resistors 40-43 can be coupled to other state levels, such as ground. It is to be appreciated that although only one voltage source is shown, any number may be utilized with the configuration of the present invention.Further, other components besides pull-up resistors can be utilized to provide coded signals onto lines ACC0-ACC3.
Referring to Figure 3, one example is shown wherein memory 30a, which is equivalent to memory 30 of Figure 2, is preencoded to provide a four-bit coded signal onto lines ACC0-ACC3.
In this particular example, diodes 44 and 45 are coupled to ACC0 and ACC3. Diode 44 is coupled having its anode coupled to ACCO and diode 45 having its anode coupled to ACC3. The cathodes of diodes 44 and 45 are coupled to the chip select line CSn.
In operation, when memory 30a is not selected, line CSn is in a high state wherein all lines ACC0-ACC3 are pulled up to the higher voltage level of Vcc through pull-up resistors 41a-43a.
when memory 30a is selected, chip select signal CSn goes to a low state, causing diodes 44 and 45 to conduct. Conduction of diodes 44 and 45 pull lines ACCO and ACC3 low causing those lines to generate coded signal of 0110 onto bus 25 which is then coupled to CPU 12 of Figure 1. Thus, the host unit 11 need only know the coded interpretation of the coded signal generated from memory unit 30a. The hardware providing the predetermined encoding within memory unit 30a provides the self-identifying feature fo; each of the memory units which are coupled to CPU 12 of Figure 1. In this preferred embodiment, the encoding is utilized to inform the host unit 11 the desired memory accessing speed for accessing each of the memory units for data transfer.
Further, because the chip select signal selects this particular memory and not others, the ACC0-ACC3 output from the unselected memories are in a high state, thereby not interfereing with the coded signal of the selected memory.
Referring to Figure 4, a pictorial representation of an integrated circuit semiconductor memory module 46 of the present invention is shown. These homogeneously constructed modulized memory units can be made portable and pluggable such that these memory units can be readily interchanged with various interconnecting means. The preferred module 46 has a frame 47, top and bottom coverings 48 and connection 49.
Referring to Figure 5, an alternative embodiment of the present invention is shown. In this embodiment, CPU 50 is coupled to a connector 51, which operates as an interfacing means to a memory unit 52. Memory unit 52 has a mating contact 53 for plugging into connector 51. Address bus 54 and data bus 55 couple CPU 50 to connector 51. Bus 56, which is equivalent to bus 25 of Figure 1, also couples CPU 50 to connector 51. A dotted line 57 separates CPU 50 from connector 51 to show that connector 51 can be located a significant distance from CPU 50.
To connector 51, various memory units 52 can be coupled, wherein these various memory units can be of different types of memory having different accessing speeds. By utilizing the selfidentifying encoding scheme of the present invention, the CPU 50 can identify the type of memory being coupled to connector 51.
By knowing the type of memory unit 52, CPU 50 can change its accessing speed to a particular interchangeable memory unit being inserted into connector 51, so that a much more efficient transfer of information can be achieved.
It is also appreciated that although the present invention is utilized to provide coded signals to determine the accessing speed of memories, other information, such as memory size, can be encoded as well. Further, the identifying scheme can be used with peripheral units as well and is not limited for use with memory units only.
Thus a self-identifying memory scheme for use in a modularized memory is described.
Claims (15)
1. A self-identifying memory for use with a processor, comprising:
storage means coupled to said processor for storing information, wherein said processor accesses said storage means for transfer of said information;
encoding means coupled to said processor for identifying said memory, wherein when said memory is selected by said processor, said encoding means generates a predetermined coded signal to identify said memory, such that said processor can respond accordingly to said selected self-identifying memory accessed;
whereby said processor response can be changed for each said self-identifying memory selected.
2. The memory defined in Claim 1, wherein said coded signal from said encoding means identifies accessing speed of said selected memory.
3. The memory defined in Claim 2, wherein said storage means is an integrated circuit semiconductor memory.
4. The memory defined in Claim 3, wherein said memory is modularized.
5. The memory defined in Claim 4, wherein interface means is used to couple said memory to said processor such that said interface means provides for interchanging of said memory.
6. The memory defined in Claim 5, wherein said interface means is a connector.
7. A self-identifying integrated circuit memory for use with a host processor, comprising:
storage means coupled to said host processor for storing digital data, wherein said host processor accesses said storage means for transfer of said data;
encoding means coupled to said host processor for identifying an accessing speed of said storage means, said encoding means having a fixed predetermined coded signal and generating said coded signal when said host processor selects said memory;
whereby memory accessing speed of said host processor changes according to said coded signal.
8. The memory defined in Claim 7, wherein said encoding means is comprised of a plurality of bit lines, each coupled to a supply voltage through a resistor; and certain preselected bit lines being coupled to a memory select line, wherein when said memory is selected said select line causes said preselected bit lines to change to a low state to generate said coded signal.
9. The memory defined in Claim 8, wherein said preselected bit lines are each coupled to said select line through a diode.
10. The memory defined in Claim 9, wherein said memory is modularized.
11. The memory defined in Claim 10, wherein a connector is used to couple said memory to said host processor, such that said connector provides for interchanging of said memory.
12. In an apparatus for transferring digital data between a host unit and a plurality of memories coupled to said host unit, an improvement comprising:
for each memory:
a plurality of bit lines each coupled to a supply voltage through a resistor and certain preselected bit lines coupled to a memory select line, wherein when said memory is selected by a select signal on said select line, said bit lines provide a coded signal to said host processor;
whereby said coded signal informs said host processor as to its memory accessing speed.
13. The improvement defined in Claim 12 wherein said certain preselected bit lines for each of said memories are coupled to said memory select line through a diode, such that when said select line transitions to a low state, said preselected bits lines also transitions to a low state and providing said coded signal.
14. In a data processing system having a host device and modularized memory, a method for self-identifying an accessing speed of each memory module, comprising the steps of: pre-encoding each memory module to generate a coded signal;
selecting a certain memory module by providing a memory select signal from said host device;
generating said coded signal from said certain selected memory;
whereby said coded signal provides accessing speed of its memory to said host device.
15. A self-identifying memory for use with a processor, substantially as hereinbefore described with reference to the accompanying drawings.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US4807487A | 1987-04-11 | 1987-04-11 |
Publications (3)
Publication Number | Publication Date |
---|---|
GB8807597D0 GB8807597D0 (en) | 1988-05-05 |
GB2204163A true GB2204163A (en) | 1988-11-02 |
GB2204163B GB2204163B (en) | 1991-10-16 |
Family
ID=21952606
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB8807597A Expired - Lifetime GB2204163B (en) | 1987-04-11 | 1988-03-30 | Self-identifying scheme for memory |
Country Status (4)
Country | Link |
---|---|
CA (1) | CA1304521C (en) |
GB (1) | GB2204163B (en) |
HK (1) | HK26292A (en) |
SG (1) | SG4092G (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2226666A (en) * | 1988-12-30 | 1990-07-04 | Intel Corp | Request/response protocol |
EP0398727A2 (en) * | 1989-05-19 | 1990-11-22 | Research Machines Plc | Self-configuring memory system |
EP0464621A2 (en) * | 1990-06-28 | 1992-01-08 | Canon Kabushiki Kaisha | Signal processing system using external storage device |
US5471637A (en) * | 1988-12-30 | 1995-11-28 | Intel Corporation | Method and apparatus for conducting bus transactions between two clock independent bus agents of a computer system using a transaction by transaction deterministic request/response protocol and burst transfer |
US5522062A (en) * | 1989-09-29 | 1996-05-28 | Kabushiki Kaisha Toshiba | Personal computer for accessing two types of extended memories having different memory capacities |
US5522064A (en) * | 1990-10-01 | 1996-05-28 | International Business Machines Corporation | Data processing apparatus for dynamically setting timings in a dynamic memory system |
US5850573A (en) * | 1990-08-16 | 1998-12-15 | Canon Kabushiki Kaisha | Control method for peripheral device in host computer connectable to a plurality of peripheral devices |
GB2367400A (en) * | 2000-06-30 | 2002-04-03 | Samsung Electronics Co Ltd | Two channel memory system having shared control and address bus and memory modules used therefor |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0127002A2 (en) * | 1983-05-27 | 1984-12-05 | Siemens Aktiengesellschaft | A method for maintaining the integrity of a dual microprocessor multiprocessing system and multiprocessing system |
EP0136178A2 (en) * | 1983-09-29 | 1985-04-03 | Tandem Computers Incorporated | Automatic memory board reconfiguration |
EP0179981A2 (en) * | 1984-10-26 | 1986-05-07 | International Business Machines Corporation | Data processing apparatus with fixed address space and variable memory |
EP0200198A2 (en) * | 1985-05-02 | 1986-11-05 | Digital Equipment Corporation | An arrangement for expanding memory capacity |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB8725111D0 (en) * | 1987-03-13 | 1987-12-02 | Ibm | Data processing system |
-
1988
- 1988-03-30 GB GB8807597A patent/GB2204163B/en not_active Expired - Lifetime
- 1988-04-08 CA CA000563642A patent/CA1304521C/en not_active Expired - Lifetime
-
1992
- 1992-01-16 SG SG4092A patent/SG4092G/en unknown
- 1992-04-09 HK HK26292A patent/HK26292A/en not_active IP Right Cessation
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0127002A2 (en) * | 1983-05-27 | 1984-12-05 | Siemens Aktiengesellschaft | A method for maintaining the integrity of a dual microprocessor multiprocessing system and multiprocessing system |
EP0136178A2 (en) * | 1983-09-29 | 1985-04-03 | Tandem Computers Incorporated | Automatic memory board reconfiguration |
EP0179981A2 (en) * | 1984-10-26 | 1986-05-07 | International Business Machines Corporation | Data processing apparatus with fixed address space and variable memory |
EP0200198A2 (en) * | 1985-05-02 | 1986-11-05 | Digital Equipment Corporation | An arrangement for expanding memory capacity |
Cited By (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2226666B (en) * | 1988-12-30 | 1993-07-07 | Intel Corp | Request/response protocol |
FR2641389A1 (en) * | 1988-12-30 | 1990-07-06 | Intel Corp | METHOD AND COMMUNICATION SYSTEM FOR TRANSMITTING CONFIGURATION INFORMATION FROM A MEMORY MODULE TO A PROCESSOR OF A COMPUTER SYSTEM |
US5471637A (en) * | 1988-12-30 | 1995-11-28 | Intel Corporation | Method and apparatus for conducting bus transactions between two clock independent bus agents of a computer system using a transaction by transaction deterministic request/response protocol and burst transfer |
US5455957A (en) * | 1988-12-30 | 1995-10-03 | Intel Corporation | Method and apparatus for conducting bus transactions between two clock independent bus agents of a computer system using a transaction by transaction deterministic request/response protocol |
GB2226666A (en) * | 1988-12-30 | 1990-07-04 | Intel Corp | Request/response protocol |
GB2232511B (en) * | 1989-05-19 | 1993-08-25 | Research Machines Ltd | Self configuring memory system |
EP0398727A3 (en) * | 1989-05-19 | 1991-06-12 | Research Machines Plc | Self-configuring memory system |
GB2232511A (en) * | 1989-05-19 | 1990-12-12 | Research Machines Ltd | Self configuring memory system |
EP0398727A2 (en) * | 1989-05-19 | 1990-11-22 | Research Machines Plc | Self-configuring memory system |
US5522062A (en) * | 1989-09-29 | 1996-05-28 | Kabushiki Kaisha Toshiba | Personal computer for accessing two types of extended memories having different memory capacities |
EP0464621A3 (en) * | 1990-06-28 | 1993-03-03 | Canon Kabushiki Kaisha | Signal processing system using external storage device |
EP0464621A2 (en) * | 1990-06-28 | 1992-01-08 | Canon Kabushiki Kaisha | Signal processing system using external storage device |
US6011893A (en) * | 1990-06-28 | 2000-01-04 | Canon Kabushiki Kaisha | Signal processing system using external storage device |
US5850573A (en) * | 1990-08-16 | 1998-12-15 | Canon Kabushiki Kaisha | Control method for peripheral device in host computer connectable to a plurality of peripheral devices |
US5522064A (en) * | 1990-10-01 | 1996-05-28 | International Business Machines Corporation | Data processing apparatus for dynamically setting timings in a dynamic memory system |
GB2367400A (en) * | 2000-06-30 | 2002-04-03 | Samsung Electronics Co Ltd | Two channel memory system having shared control and address bus and memory modules used therefor |
GB2367400B (en) * | 2000-06-30 | 2003-05-07 | Samsung Electronics Co Ltd | Two channel memory system having shared control and address bus and memory modules used therefor |
Also Published As
Publication number | Publication date |
---|---|
HK26292A (en) | 1992-04-16 |
GB8807597D0 (en) | 1988-05-05 |
CA1304521C (en) | 1992-06-30 |
SG4092G (en) | 1992-05-22 |
GB2204163B (en) | 1991-10-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5237674A (en) | Self identifying scheme for memory module including circuitry for identfying accessing speed | |
US4767920A (en) | Reader and writer for an IC card | |
US6981089B2 (en) | Memory bus termination with memory unit having termination control | |
EP0818731B1 (en) | Memory board, memory access method and memory access device | |
US7102907B2 (en) | Wavelength division multiplexed memory module, memory system and method | |
US6414868B1 (en) | Memory expansion module including multiple memory banks and a bank control circuit | |
EP0549139B1 (en) | Programmable memory timing | |
KR100209853B1 (en) | Flash memory card | |
US5938750A (en) | Method and apparatus for a memory card bus design | |
US7287703B2 (en) | Removable memory cards including USB and other controllers, connectors, and methods of operating same | |
JP2854680B2 (en) | IC memory card | |
CA2087162A1 (en) | High-speed, high-capacity, fault-tolerant, error-correcting storage system for binary computers | |
NO166019B (en) | The memory system. | |
US6578128B1 (en) | Address management for a shared memory region on a multi-processor controller board | |
JP2000231534A (en) | Plural memory storage devices and data bus structure to be used together with driver/receiver technique and method for operating the same structure | |
US11422717B2 (en) | Memory addressing methods and associated controller, memory device and host | |
JPS61161562A (en) | Hierarchical memory system | |
US5357624A (en) | Single inline memory module support system | |
US5548777A (en) | Interface control system for a CD-ROM driver by memory mapped I/O method having a predetermined base address using an ISA BUS standard | |
JPH05225046A (en) | Memory subsystem which can be constituted | |
KR20210077467A (en) | Memory system and data processing system including the same | |
KR20180113230A (en) | Data storage device and operating method thereof | |
CA1304521C (en) | Self-identifying scheme for memory | |
US20230031745A1 (en) | Memory system and controller of memory system | |
US5953515A (en) | Pluggable electronic card presence detect scheme for use in parallel and serial vital detect product data (VPD) collection systems |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PE20 | Patent expired after termination of 20 years |
Expiry date: 20080329 |