GB1422150A - Circuit arrangements for digital switching networks - Google Patents
Circuit arrangements for digital switching networksInfo
- Publication number
- GB1422150A GB1422150A GB3805872A GB3805872A GB1422150A GB 1422150 A GB1422150 A GB 1422150A GB 3805872 A GB3805872 A GB 3805872A GB 3805872 A GB3805872 A GB 3805872A GB 1422150 A GB1422150 A GB 1422150A
- Authority
- GB
- United Kingdom
- Prior art keywords
- bit
- pulses
- sync
- incoming
- ram
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04Q—SELECTING
- H04Q11/00—Selecting arrangements for multiplex systems
- H04Q11/04—Selecting arrangements for multiplex systems for time-division multiplexing
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04J—MULTIPLEX COMMUNICATION
- H04J3/00—Time-division multiplex systems
- H04J3/02—Details
- H04J3/06—Synchronising arrangements
- H04J3/062—Synchronisation of signals having the same nominal but fluctuating bit rates, e.g. using buffers
- H04J3/0626—Synchronisation of signals having the same nominal but fluctuating bit rates, e.g. using buffers plesiochronous multiplexing systems, e.g. plesiochronous digital hierarchy [PDH], jitter attenuators
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Computer Hardware Design (AREA)
- Signal Processing (AREA)
- Use Of Switch Circuits For Exchanges And Methods Of Control Of Multiplex Exchanges (AREA)
Abstract
1422150 Multiplex pulse Signalling PLESSEY CO Ltd 23 May 1973 [15 Aug 1972] 38058/72 Heading H4L In a time division multiplex digital communication system in which a plurality of a synchronous t.d.m. highways are to be supermultiplexed at an exchange, means are provided for minimizing loss of information due to differences in the local and remote exchange clock frequencies or to loss of synchronism. As shown in Fig. 1, incoming t.d.m. junction J1 is associated with a unit S1 and other incoming junctions J2 &c. are associated with similar units. Each junction accommodates 32 eightbit channels, 30 being used for speech, one for signalling and one for synchronizing. The incoming signals are converted from pseudoternary to binary at BBC and the clock frequency is extracted at CE and various timing signals derived therefrom. The signals from BBC are converted from serial to parallel form at SPC. Signals from SPC are written into the time-switch store RAM under the control of two series of sampling or write-enable localclock pulses A and B respectively, Fig. 3a, which occur in different portions of a bit period, changeover from one series to the other being made when there is a possibility of the edges of an incoming bit clashing with the particular sampling pulse in use. Local clock pulses are generated at LC and include odd-bit timing pulses TBO, even-bit timing pulses TBE, waveform TS which occurs in one-half of the odd and even bits, waveform #TS which occurs in the other half and pulses TF at sixteen times the bit rate. These waveforms are supplied to the bit aligner BA, Fig. 2 (not shown), together with the remote clock waveform #TS<SP>1</SP>. Bit aligner BA measures the phase difference between the sampling pulse in use and the incoming bit edges as by counting pulses TF and when the sampling pulse in use reaches a specified boundary towards each incoming bit edge the bit aligner provides an output of the more suitable pulses A or B. These pulses are supplied to an AND gate G which is enabled if sync. pattern detector SPD indicates that the system is synchronized, to pass the writeenable pulses to RAM. The remote clock waveform #TS<SP>1</SP> is also fed via a divide-by-eight circuit D to a five-bit address counter AC. Each time eight bits are received at SPC they are supplied in parallel form to RAM, the eighth bit also being extracted to enable the address counter AC via path AOCE so that the output of AC is supplied to address multiplexer AM. The current write-enable pulse occurring together with an address from AM causes the eight bit speech sample to be written into memory RAM. A group controller GC controlled by the local clock LC controls the read out from RAM. The group controller is a 256 ten-bit word circulating store serving the random access memories giving access to a superhighway SH. Frame synchronising.-Each time the address counter AC indicates channel 0 (frame sync. channel) via path CO, the eight bits in converter SPC are compared at SPD with a locally generated sync. pulse pattern. If the sync. patterns do not correspond during three successive frames, gate G is blocked and sync. search equipment SSE continuously monitors the incoming bit stream. When the sync. pattern is detected a three-frame count is started and the address counter AC is set to zero via path RS, normal operation being resumed and the search terminated when the sync. pattern is detected during three successive frames.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB3805872A GB1422150A (en) | 1972-08-15 | 1972-08-15 | Circuit arrangements for digital switching networks |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB3805872A GB1422150A (en) | 1972-08-15 | 1972-08-15 | Circuit arrangements for digital switching networks |
Publications (1)
Publication Number | Publication Date |
---|---|
GB1422150A true GB1422150A (en) | 1976-01-21 |
Family
ID=10400870
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB3805872A Expired GB1422150A (en) | 1972-08-15 | 1972-08-15 | Circuit arrangements for digital switching networks |
Country Status (1)
Country | Link |
---|---|
GB (1) | GB1422150A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0004887A1 (en) * | 1978-04-04 | 1979-10-31 | CSELT Centro Studi e Laboratori Telecomunicazioni S.p.A. | Method and device for synchronizing digital transmissions via satellite |
GB2189668A (en) * | 1986-04-18 | 1987-10-28 | Gen Electric Plc | Digital transmission system |
-
1972
- 1972-08-15 GB GB3805872A patent/GB1422150A/en not_active Expired
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0004887A1 (en) * | 1978-04-04 | 1979-10-31 | CSELT Centro Studi e Laboratori Telecomunicazioni S.p.A. | Method and device for synchronizing digital transmissions via satellite |
GB2189668A (en) * | 1986-04-18 | 1987-10-28 | Gen Electric Plc | Digital transmission system |
GB2189668B (en) * | 1986-04-18 | 1990-02-14 | Gen Electric Plc | Digital transmission system |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4719624A (en) | Multilevel multiplexing | |
EP0292208B1 (en) | Digital frame synchronizer | |
JPS5914934B2 (en) | Time division multiple access satellite communication system | |
US3639693A (en) | Time division multiplex data switch | |
US4347620A (en) | Method of and apparatus for regenerating a signal frequency in a digital signal transmission system | |
US3928727A (en) | Synchronization device for time-multiplexed signal transmission and switching systems | |
US2991452A (en) | Pulse group synchronizers | |
GB1047639A (en) | Improvements in or relating to time division transmission systems | |
GB1267607A (en) | Time division multiplex communication systems | |
US3825683A (en) | Line variation compensation system for synchronized pcm digital switching | |
US3839599A (en) | Line variation compensation system for synchronized pcm digital switching | |
GB1494339A (en) | Digital multiplexing system | |
US4179587A (en) | Bit switching of word formatted data | |
GB1512440A (en) | Subscriber digital multiplexing system with time division concentration | |
GB1422150A (en) | Circuit arrangements for digital switching networks | |
US3571516A (en) | Demultiplexing apparatus | |
GB1184108A (en) | Improvements in or relating to Communication Systems | |
EP0279503A2 (en) | Time division multiplexed signalling | |
GB1161993A (en) | Improvements in or relating to PCM Systems | |
GB1394894A (en) | Synchronising unit for a time-division switching centre | |
GB2110055A (en) | Cordless telephone systems | |
GB1224750A (en) | Improvements in or relating to communication systems | |
GB1421966A (en) | Circuit arrangements for use in telecommunications switching systems | |
SU843301A1 (en) | Device for shaping frame synchronization signal | |
SU1714676A1 (en) | Magnetic data recording and reproducing unit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PS | Patent sealed | ||
732 | Registration of transactions, instruments or events in the register (sect. 32/1977) | ||
PCNP | Patent ceased through non-payment of renewal fee | ||
732 | Registration of transactions, instruments or events in the register (sect. 32/1977) |