GB1385455A - Integrating type analogue-digital converter - Google Patents
Integrating type analogue-digital converterInfo
- Publication number
- GB1385455A GB1385455A GB2004873A GB2004873A GB1385455A GB 1385455 A GB1385455 A GB 1385455A GB 2004873 A GB2004873 A GB 2004873A GB 2004873 A GB2004873 A GB 2004873A GB 1385455 A GB1385455 A GB 1385455A
- Authority
- GB
- United Kingdom
- Prior art keywords
- gate
- voltage
- counter
- integrator
- current
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/12—Analogue/digital converters
- H03M1/50—Analogue/digital converters with intermediate conversion to time interval
- H03M1/52—Input signal integrated with linear return to datum
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Analogue/Digital Conversion (AREA)
- Measuring Frequencies, Analyzing Spectra (AREA)
Abstract
1385455 Analogue to digital converter TEKELEC AIRTRONIC 27 April 1973 [1 May 1972] 20048/73 Heading G4H In a dual romp analogue to digital converter in which the unknown voltage is integrated for a period T 1 and a reference voltage is then applied for a period T 2 to reduce the integrated voltage to a second threshold voltage, the period T 1 is divided into A subperiods and the reference voltage is also applied to the integrator input during each subperiod that the integrated voltage at the beginning thereof exceeds a first threshold voltage. Clock pulses are fed to a counter whenever the reference voltage is applied to the integrator. The reference voltage is of opposite polarity to the unknown voltage and of a magnitude such that the integrator output is never less than zero. As described, the unknown voltage E x1 is applied as a current I 1 through AND gate 14 and OR gate 16 to integrator 18. The integrator output voltage is applied to comparator 50 which produces an output at A when E c exceeds a first threshold voltage E 1 and an output at B when E c is less than or equal to a second threshold E 2 . A reference voltage 8 in the form of current I 2 can be applied to the integrator by OR gate 16 and either AND gate 22 or 24 and also via OR gate 26 to enable gate 28 which passes clock pulses of frequency f 1 to counter 14B whose final count N 0 represents voltage E x1 . An oscillator 38 of PRF f 0 feeds a counter 34 of capacity N 1 which determines period T 1 and a second counter 36 of capacity N A = (N 1 )/(A) which determines each subperiod. Operation.-Operation of start circuit 40 starts oscillator 38 and feeds pulses of frequency f 0 to counters 34 and 36. The output #N 1 of counter 34 is inverted at 54 and enables gate 14 feeding current I 1 to the integrator. At the end of the first subperiod a signal N A is generated by counter 36 (which recycles) and is fed to AND gates 44 and 46. If there is a signal at comparator output A, flip-flop 48 is set and gate 22 enabled to pass reference current I 2 to the integrator and pulses of frequency f 1 to counter 32. If there is no signal at A, flip-flop 48 is reset via gate 46 and inverter 52. This is repeated at the end of each subcycle, the resetting of flip-flop 48 stopping current I 2 if it is flowing. At the end of period T 1 when a count N 1 is reached in counter 34, the output N 1 stops. Current I 1 via inverter 54 and gate 14, resets counter 34, stops oscillator 38 and sets flip-flop 42 which enables gate 24 to supply current I2 to the integrator and pulses of frequency f 1 to counter 14B. The count and current stop when a signal is generated at B on threshold circuit 50 signifying that E c is less than or equal to the second threshold voltage. This signal resets flip-flop 42. In alternative embodiments the ratio of f 1 to f 0 may be controlled or varied during the conversion so that it is non-linear. Other arrangements of counters are also described.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US24907772A | 1972-05-01 | 1972-05-01 |
Publications (1)
Publication Number | Publication Date |
---|---|
GB1385455A true GB1385455A (en) | 1975-02-26 |
Family
ID=22941966
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB2004873A Expired GB1385455A (en) | 1972-05-01 | 1973-04-27 | Integrating type analogue-digital converter |
Country Status (4)
Country | Link |
---|---|
JP (1) | JPS5348068B2 (en) |
DE (1) | DE2321517C3 (en) |
FR (1) | FR2180932A1 (en) |
GB (1) | GB1385455A (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS50159241A (en) * | 1974-06-12 | 1975-12-23 | ||
JPH0546744U (en) * | 1991-11-22 | 1993-06-22 | 石本マオラン株式会社 | Windget packaging material |
JPH06239355A (en) * | 1992-04-08 | 1994-08-30 | Hiramasa Muroi | Aggregate of packaging bag |
-
1973
- 1973-04-17 FR FR7314077A patent/FR2180932A1/fr not_active Withdrawn
- 1973-04-27 GB GB2004873A patent/GB1385455A/en not_active Expired
- 1973-04-27 DE DE2321517A patent/DE2321517C3/en not_active Expired
- 1973-05-01 JP JP4959073A patent/JPS5348068B2/ja not_active Expired
Also Published As
Publication number | Publication date |
---|---|
DE2321517A1 (en) | 1973-11-15 |
DE2321517B2 (en) | 1978-11-23 |
FR2180932A1 (en) | 1973-11-30 |
DE2321517C3 (en) | 1979-07-19 |
JPS49116942A (en) | 1974-11-08 |
JPS5348068B2 (en) | 1978-12-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US3710374A (en) | Dual-slope and analog-to-digital converter wherein two analog input signals are selectively integrated with respect to time | |
GB1014727A (en) | Analogue to digital transducers | |
US3097340A (en) | Generating system producing constant width pulses from input pulses of indeterminate height and duration | |
GB1219538A (en) | Frequency synthesizer | |
GB1440390A (en) | Signal generating circuit | |
US3678500A (en) | Analog digital converter | |
GB1451025A (en) | Circuit for measuring a phase difference between two signals | |
GB1329837A (en) | Integrating antilog function generator | |
GB1132402A (en) | Self-calibrating ramp generator | |
GB1020937A (en) | Improvements in or relating to apparatus for generating digital signals representingthe magnitude of an applied analogue signal | |
GB1256199A (en) | Frequency to direct current converter | |
US3639843A (en) | Voltage to pulse ratio converter | |
GB1385455A (en) | Integrating type analogue-digital converter | |
US3305856A (en) | Analog to digital conversion apparatus | |
GB987289A (en) | Analogue to digital conversion system | |
GB1047276A (en) | Improvements in or relating to analogue-to-digital converters | |
GB1348470A (en) | Pulse transmission systems | |
GB1340545A (en) | Signal encoders | |
GB1081753A (en) | Improvements in or relating to electronic circuitry for producing and remembering an output voltage that represents the level of a signal on the input | |
GB1356019A (en) | Digital display echo-sounding | |
GB1153201A (en) | Improvements in or relating to Apparatus for Measuring the Voltage of a D.C. Component in an Electrical Voltage | |
GB1347776A (en) | Pulse charge to voltage converter | |
GB1271297A (en) | Improvements in mark-space analogue to digital converters | |
GB999434A (en) | Improvements relating to measuring apparatus | |
GB1397288A (en) | Analogue to digital converters |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PS | Patent sealed | ||
PCNP | Patent ceased through non-payment of renewal fee |