GB1235750A - Data processing apparatus - Google Patents
Data processing apparatusInfo
- Publication number
- GB1235750A GB1235750A GB6177368A GB6177368A GB1235750A GB 1235750 A GB1235750 A GB 1235750A GB 6177368 A GB6177368 A GB 6177368A GB 6177368 A GB6177368 A GB 6177368A GB 1235750 A GB1235750 A GB 1235750A
- Authority
- GB
- United Kingdom
- Prior art keywords
- pulses
- shift
- registers
- pulse
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01S—RADIO DIRECTION-FINDING; RADIO NAVIGATION; DETERMINING DISTANCE OR VELOCITY BY USE OF RADIO WAVES; LOCATING OR PRESENCE-DETECTING BY USE OF THE REFLECTION OR RERADIATION OF RADIO WAVES; ANALOGOUS ARRANGEMENTS USING OTHER WAVES
- G01S7/00—Details of systems according to groups G01S13/00, G01S15/00, G01S17/00
- G01S7/02—Details of systems according to groups G01S13/00, G01S15/00, G01S17/00 of systems according to group G01S13/00
- G01S7/28—Details of pulse systems
- G01S7/2806—Employing storage or delay devices which preserve the pulse form of the echo signal, e.g. for comparing and combining echoes received during different periods
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Radar, Positioning & Navigation (AREA)
- Remote Sensing (AREA)
- Radar Systems Or Details Thereof (AREA)
Abstract
1,235,750. Digital data-shift register. THOMSON INFORMATIQUE ET VISUALISA. TION. 30 Dec., 1968 ]29 Dec., 1967], No- 61773/68. Heading G4C. [Also in Divisions H3-H5] Specification describes a digital pulse radar receiver in which successive returns are stored in small volume integrated circuit shift registers which are read out in parallel for parasitic element rejection. The data store holding the shift registers may comprise a control circuit B1, Fig. 3, and a storage section B2. The analogue return is converted into N digitized quanta h, Fig. 2, during an effective time T 1 , the remainder of the pulse period being the dead time T 2 . The digitized return is fed to a first of n static shift registers R1 shifted during the effective time by the quantizing clock pulses h, the time T 1 being defined at gate circuit E by a counter F, counting N of the clock pulses and a decoder D. After n returns all the shift registers are filled and the returns are simultaneously read out from the registers. By shifting the register R1 a number (N + m) of pulses, Fig. 5, and the registers R 2 . . . R n a number N of pulses, the circuit receiving the paralleled outputs of the registers can process the stored returns in quanta in advance of the return in the next recurrence period. To use dynamic shift registers, i.e. those which continue shifting when the shift pulses are removed e.g. cascaded bi-stables, means must be provided to circulate the data during the dead time T 2 or an auxiliary register (V), Fig. 6 (not shown), must be provided at the output of each N-bit dynamic register (R). Each dynamic register may comprise Z sub registers P 1 . . . P 2 , Fig. 7, with N/Z bit capacity and each sub register may comprise, Fig. 8, the dynamic shift means P 10 , fed via gate P 13 by the digitized return during the effective time T 1 , whilst during the dead time T 2 , the output of the shift means is recirculated to its input via gate P 12 . The just described circuit necessitates an accurate knowledge of the repetition period of the radar. If T 1 and T 2 are fixed, however, the actual radar P.R.P. T, Fig. 9, may vary such that consecutive sync pulses (outer pulses) may be spaced from the nominal sync pulse (beginning of T 1 and end of T 2 ) by a possible error up to Œ T 3 . To overcome this the circuit of Fig. 10 may be used in which the sub registers P 1 -P 2 are as in Figs. 7 and 8. The blind time T 3 is defined by the output of a counter F 3 counting pulses h 2 and started by the sync pulse b. Said counter output triggers a bi-stable G 1 to give a signal enabling gate E 3 to pass clock pulses h 1 to the T 1 counter F 1 when N of these pulses have been counted, F 1 produces a pulse which resets bi-stable G 1 then disabling gate E 3 and also triggers bi-stable G 2 . T 2 counter F 2 is started by the " end of T 1 " output of decoder D and gives a pulse when T 2 is reached, which via gate E 4 , open for the period T 1 + T 2 + T 3 by bi-stable G3, resets bi-stable G2. The bistable thus produces a T 2 defining pulse which enables gate E 2 , feeding shift clock pulses h 2 to the register R via OR circuit H. Gate E 1 is enabled by the output of decoder D during T 1 to pass the shift clock pulses h 1 . Thus T 1 and T 2 are defined and shifting produced during these periods independant of the non-constant pulse repetition periods.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR134428 | 1967-12-29 |
Publications (1)
Publication Number | Publication Date |
---|---|
GB1235750A true GB1235750A (en) | 1971-06-16 |
Family
ID=8643961
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB6177368A Expired GB1235750A (en) | 1967-12-29 | 1968-12-30 | Data processing apparatus |
Country Status (5)
Country | Link |
---|---|
DE (2) | DE1815660C3 (en) |
FR (1) | FR1557132A (en) |
GB (1) | GB1235750A (en) |
NL (1) | NL6818302A (en) |
SE (1) | SE358966C (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2657299A1 (en) * | 1975-12-19 | 1977-06-23 | Thomson Csf | ARRANGEMENT FOR ANALOG PROCESSING OF THE SIGNALS OF A PULSE RADAR SYSTEM |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
NL7115573A (en) * | 1970-11-25 | 1972-05-29 | ||
DE2729436C3 (en) * | 1977-06-29 | 1980-10-09 | Siemens Ag, 1000 Berlin Und 8000 Muenchen | Pulse radar device with shift registers clocked differently in the dead zone in the signal evaluation section |
-
1967
- 1967-12-29 FR FR1557132D patent/FR1557132A/fr not_active Expired
-
1968
- 1968-12-19 NL NL6818302A patent/NL6818302A/xx unknown
- 1968-12-19 DE DE19681815660 patent/DE1815660C3/en not_active Expired
- 1968-12-19 DE DE19681817795 patent/DE1817795C3/en not_active Expired
- 1968-12-27 SE SE1784268A patent/SE358966C/xx unknown
- 1968-12-30 GB GB6177368A patent/GB1235750A/en not_active Expired
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2657299A1 (en) * | 1975-12-19 | 1977-06-23 | Thomson Csf | ARRANGEMENT FOR ANALOG PROCESSING OF THE SIGNALS OF A PULSE RADAR SYSTEM |
Also Published As
Publication number | Publication date |
---|---|
SE358966B (en) | 1973-08-13 |
DE1815660B2 (en) | 1971-03-25 |
FR1557132A (en) | 1969-02-14 |
DE1815660C3 (en) | 1979-10-04 |
DE1817795C3 (en) | 1979-09-20 |
SE358966C (en) | 1975-09-01 |
DE1817795A1 (en) | 1971-10-07 |
DE1815660A1 (en) | 1969-08-28 |
DE1817795B2 (en) | 1979-01-25 |
NL6818302A (en) | 1969-07-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US3829785A (en) | Circuit arrangement for digital frequency measurement | |
GB1023029A (en) | Circuitry for reducing the number of bits required to represent a given sequence of data | |
US3153776A (en) | Sequential buffer storage system for digital information | |
GB769908A (en) | Improvements in or relating to electrical apparatus for sorting signals | |
GB1510148A (en) | Digital scan converters | |
US3984815A (en) | Time of event recorder | |
GB1203551A (en) | Analog to digital converter | |
US5199008A (en) | Device for digitally measuring intervals of time | |
GB1144327A (en) | Buffer arrangements | |
GB977305A (en) | A shift register buffer storage device | |
US3962689A (en) | Memory control circuitry | |
GB1053189A (en) | ||
GB1235750A (en) | Data processing apparatus | |
US2888647A (en) | System for representing a time interval by a coded signal | |
US3648275A (en) | Buffered analog converter | |
GB1361156A (en) | Digital sweep generator in video storage device for a radar data display system | |
US3262102A (en) | Information buffer input circuit | |
US3651416A (en) | Digital parallax discriminator system | |
GB876180A (en) | Input/output equipment | |
GB1024121A (en) | Improvements in and relating to electrical counting mechanisms | |
GB1349957A (en) | Data extraction particularly data extraction for radar stations | |
SU423176A1 (en) | DEVICE FOR SHIFT INFORMATION | |
US3226709A (en) | High-speed time division multiplex transmission system | |
US3155962A (en) | System for representing a time interval by a coded signal | |
SU438013A1 (en) | Device for converting information |