GB1125099A - Arrangement for minimizing noise in a plated wire memory - Google Patents
Arrangement for minimizing noise in a plated wire memoryInfo
- Publication number
- GB1125099A GB1125099A GB51096/66A GB5109666A GB1125099A GB 1125099 A GB1125099 A GB 1125099A GB 51096/66 A GB51096/66 A GB 51096/66A GB 5109666 A GB5109666 A GB 5109666A GB 1125099 A GB1125099 A GB 1125099A
- Authority
- GB
- United Kingdom
- Prior art keywords
- wire
- noise
- switches
- group
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/02—Arrangements for writing information into, or reading information out from, a digital store with means for avoiding parasitic signals
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/14—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Semiconductor Memories (AREA)
- Arrangements For Transmission Of Measured Signals (AREA)
- Mram Or Spin Memory Techniques (AREA)
Abstract
1,125,099. Circuits employing bistable magnetic elements. SPERRY RAND CORP. 15 Nov., 1966 [19 Nov., 1965], No. 51096/66. Heading H3B. In order to minimise noise during a read cycle the plated wire storage elements are divided into two symmetrical groups each group including a dummy wire element and all the elements of each group being connected to respective terminals of a differential amplifier. The arrangement shown comprises a plurality of wires plated with magnetic material and divided into two groups 13, 15 17 and 13<SP>1</SP>, 15<SP>1</SP>, 17<SP>1</SP>. Included in each group is a wire 19, 19<SP>1</SP> which is not plated and all the elements of group 10<SP>1</SP> are connected to terminal 32 of differential amplifier 70 and of group 10<SP>11</SP> to terminal 34. During read out of information stored in a particular plated wire a signal is applied to word conductor 51 and the switch S.W. of the selected plated wire is energized together with the switch S.W. of the dummy wire 19, or 19<SP>1</SP> in the other group to that of the selected wire. In addition to the signal induced in the plated wire a noise signal is produced primarily due to the energizing of the word line 51 by capacitive coupling and in addition to the word line noise there is noise which passes through the unselected matrix switches S.W. due to the junction capacitances of the transistors of the switches and also capacitance coupling of word line noise through the unselected matrix switches. The noise which passes through the unselected switches in the upper section 10<SP>1</SP> is substantially the same as that in the lower section and due to the symmetrical arrangement of the elements connected to the diffential amplifier the noise at the terminals 32, 34 cancels out. The amplifier is arranged so that the signal at terminal 34 is subtracted from terminal 32 and the signal at output terminal 70 is indicative of the binary digit stored. Since a binary "1" will have different polarity signals at the output of the amplifier depending on whether it is read in the upper section 10<SP>1</SP> or the lower section 10<SP>11</SP> the bit driver arrangement shown is used. In order to write information in a word current is passed to word line 51 and a bit current is simultaneously passed through a selected plated wire. In order to overcome the polarity problem the same'binary information is recorded by using opposite steering or bit currents in the upper and lower portions 10<SP>1</SP>, 10<SP>11</SP> and the binary value chosen is determined by which switch S1, S2 is closed. Closing one of the switches S1, S2 of the bit driver S2 causes a positive current to flow in the upper section 10<SP>1</SP> and a negative current to flow in the lower section. Closing the other switch causes a negative current to flow in the upper section and a positive current in the lower. Thus during writing the appropriate switch S1, S2 is closed and the switches S.W. of the selected plated wire and the dummy wire in the other group of the matrix are placed in their low impedance conditions. This results in a digit being stored in the plated wire which will produce at the output 70 a signal of the same polarity regardless of whether the plated wire is in the upper or lower section. The opposite polarity signal representing the other binary value is produced when the other one of the switches S1, S2 is closed and the other binary digit is stored.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US50869565A | 1965-11-19 | 1965-11-19 |
Publications (1)
Publication Number | Publication Date |
---|---|
GB1125099A true GB1125099A (en) | 1968-08-28 |
Family
ID=24023701
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB51096/66A Expired GB1125099A (en) | 1965-11-19 | 1966-11-15 | Arrangement for minimizing noise in a plated wire memory |
Country Status (4)
Country | Link |
---|---|
US (1) | US3465312A (en) |
DE (1) | DE1499935A1 (en) |
FR (1) | FR1506617A (en) |
GB (1) | GB1125099A (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3533083A (en) * | 1968-01-30 | 1970-10-06 | Sperry Rand Corp | Dummy wire selection scheme for data processing equipment memory systems |
US3742467A (en) * | 1971-12-15 | 1973-06-26 | Sperry Rand Corp | Sense-digit line selection matrix for memory system |
US4106062A (en) * | 1976-05-12 | 1978-08-08 | Addressograph Multigraph Corp. | Apparatus for producing magnetically encoded articles |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US2988732A (en) * | 1958-10-30 | 1961-06-13 | Ibm | Binary memory system |
US3209337A (en) * | 1962-08-27 | 1965-09-28 | Ibm | Magnetic matrix memory system |
-
1965
- 1965-11-19 US US508695A patent/US3465312A/en not_active Expired - Lifetime
-
1966
- 1966-11-15 GB GB51096/66A patent/GB1125099A/en not_active Expired
- 1966-11-18 FR FR84193A patent/FR1506617A/en not_active Expired
- 1966-11-19 DE DE19661499935 patent/DE1499935A1/en active Pending
Also Published As
Publication number | Publication date |
---|---|
FR1506617A (en) | 1967-12-22 |
US3465312A (en) | 1969-09-02 |
DE1499935A1 (en) | 1971-01-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4310900A (en) | Memory device with different read and write power levels | |
GB1163789A (en) | Driver-Sense Circuit Arrangements in Memory Systems | |
GB1535237A (en) | Voltage sensing circuits | |
GB1502058A (en) | Memory | |
GB1121526A (en) | Memory storage unit employing insulated gate field effect transistors | |
GB807700A (en) | Magnetic core memory system | |
GB951860A (en) | Magnetic memory | |
GB1013771A (en) | Memory | |
GB1313068A (en) | Binary storage circuit | |
US3543296A (en) | Data storage cell for multi-stable associative memory system | |
GB1125099A (en) | Arrangement for minimizing noise in a plated wire memory | |
GB1162109A (en) | Semi Conductor Data and Storage Devices and Data Stores Employing Such Devices | |
GB858260A (en) | Improvements in or relating to matrix-memory arrangements | |
US3191163A (en) | Magnetic memory noise reduction system | |
GB1456326A (en) | Memory cells | |
US3274570A (en) | Time-limited switching for wordorganized memory | |
GB1260426A (en) | Improvements in or relating to memory cells | |
US3560943A (en) | Memory organization for two-way access | |
US3501751A (en) | High speed core memory with low level switches for sense windings | |
GB1070431A (en) | Selection circuits for memory array | |
GB1087833A (en) | Magnetic memory systems | |
GB1007222A (en) | Search memory using longitudinal steering fields | |
GB959604A (en) | Word selection matrix | |
US3742467A (en) | Sense-digit line selection matrix for memory system | |
US3371323A (en) | Balanced capacitive read only memory |