GB1076632A - Improvements in or relating to process control timers - Google Patents
Improvements in or relating to process control timersInfo
- Publication number
- GB1076632A GB1076632A GB1169864A GB1169864A GB1076632A GB 1076632 A GB1076632 A GB 1076632A GB 1169864 A GB1169864 A GB 1169864A GB 1169864 A GB1169864 A GB 1169864A GB 1076632 A GB1076632 A GB 1076632A
- Authority
- GB
- United Kingdom
- Prior art keywords
- switch
- load
- counter
- gate
- cycle
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/51—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
- H03K17/74—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of diodes
- H03K17/76—Switching arrangements with several input- or output-terminals, e.g. multiplexers, distributors
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05B—CONTROL OR REGULATING SYSTEMS IN GENERAL; FUNCTIONAL ELEMENTS OF SUCH SYSTEMS; MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS OR ELEMENTS
- G05B19/00—Programme-control systems
- G05B19/02—Programme-control systems electric
- G05B19/04—Programme control other than numerical control, i.e. in sequence controllers or logic controllers
- G05B19/07—Programme control other than numerical control, i.e. in sequence controllers or logic controllers where the programme is defined in the fixed connection of electrical elements, e.g. potentiometers, counters, transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/15—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors
- H03K5/15013—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs
- H03K5/1502—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs programmable
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Automation & Control Theory (AREA)
- Nonlinear Science (AREA)
- Electronic Switches (AREA)
Abstract
1,076,632. Timed control of electric circuits. PLESSEY-UK Ltd. Feb. 26, 1965 [March 19, 1964], No. 11698/64. Heading G3T. In a process control timer, clock pulses are fed to a binary counter, B1, B2 . . . Bp, of which the outputs go to pairs of diode AND gates which control bi-stable switches operating electric load switches according to a timed programme. Each AND gate actuates the corresponding switches ON and OFF at pre-set numbers, and at a number determining the end of a cycle the counter resets. For economy of binary stages and inputs per diode gate where a large number of load circuits is required, the counter may be reset for each discrete interval of the cycle. Thus in a modification, Fig. 2 (not shown) the counter provides OFF pulses which cause the bi-stable switch that is ON to switch OFF and in so doing to switch ON a bistable switch that is next in sequence, whilst the counter is reset to zero. A new count actuates the gate of the second bi-stable switch, which is turned OFF and a third one ON, the counter again going to zero. The last switch in going OFF turns the first one ON and the cycle is repeated. An output from each load switch as it comes on resets the counter. False operation of the gates is prevented by a disabler or monostable switch (A) which cuts off supply from all the gates for a finite time which is less than the unit pulse time but greater than the resetting time. A variant system, Fig. 3 (not shown) is used where all dwell times are the same. Bi-stable stages are arranged so that an ON state is passed from one to the next by a pulse on a common shift line. Through OR gates as shown, only the AND gate relating to the one bi-stable switch at ON receives the counter signal. This turns the switch OFF and a second one is turned ON, signalling to the OR gate controlling the AND gate of this second switch to prepare it for the appropriate count which starts simultaneously. On actuation by this count, an OFF signal goes to the second switch and a third switch goes ON. When the last is OFF the cycle repeats. Economy in the number of load switches is effected by another arrangement, Fig. 4 (not shown) wherein N loads L 1 to Lmn are arranged in a cross-point switching matrix. Horizontal scan switches H 1 to H n control vertical switch lines in the matrix, whilst vertical scan switches V 1 to Vm control horizontal switch lines. A resetting circuit (not shown) ensures that one and the same load is always switched on at the start. On switching on from zero, only V 1 and H 1 are ON and only L 1 energized. A suitable output voltage from H provides an input to the column of gates D 1 to D m . The other input to each gate will have been connected to the timing gate which will give each load its required ON time. The diodes in the remaining columns of the matrix will be inhibited. When the end of ON for L 1 is reached a pulse will occur at the output of the timing gate. This will be repeated at the output of D 1 and appear at the input of the bi-stable stage of V 1 . The latter will go OFF and L 1 be de-energized, whilst a pulse will go to the disabler (A) to reset. V 2 will come ON and energize L 2 . The total ON time for the N loads is exactly the sum of the individual ON times. In case the number of loads is not factorizable so that m x n switching points will control only (m x n - l) loads, a modification, Fig. 5 (not shown) enables the last l in any vertical column (say the last one) to be skipped. There are no load connections at these points but at the one directly following the last load a pulse generator circuit is arranged and the isolated output from this point goes to the common shift line of the horizontal scan. When this point goes ON the scan changes from H n to H 1 and the last l cross points are omitted. In a simplified arrangement, Fig. 6 (not shown) the cycle is divisible into regular subcycles. The number of vertical scan switches becomes equal to the number of time intervals in a sub-cycle and the number of horizontal scan switches equals the number of sub-cycles. The appropriate time pulse goes directly to each vertical scan switch and the feedback from each horizontal scan switch is omitted. The counter resets after each sub-cycle. Where frequent changes of time and load pattern are required, a plug board may be inserted between the gates and the diode matrix. Load skipping means may also be provided.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB1169864A GB1076632A (en) | 1964-03-19 | 1964-03-19 | Improvements in or relating to process control timers |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB1169864A GB1076632A (en) | 1964-03-19 | 1964-03-19 | Improvements in or relating to process control timers |
Publications (1)
Publication Number | Publication Date |
---|---|
GB1076632A true GB1076632A (en) | 1967-07-19 |
Family
ID=9991065
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB1169864A Expired GB1076632A (en) | 1964-03-19 | 1964-03-19 | Improvements in or relating to process control timers |
Country Status (1)
Country | Link |
---|---|
GB (1) | GB1076632A (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2429279A1 (en) * | 1973-06-20 | 1975-01-23 | Hitachi Ltd | REFRIGERATOR CONTROL ARRANGEMENT |
-
1964
- 1964-03-19 GB GB1169864A patent/GB1076632A/en not_active Expired
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2429279A1 (en) * | 1973-06-20 | 1975-01-23 | Hitachi Ltd | REFRIGERATOR CONTROL ARRANGEMENT |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4068179A (en) | Electronic cycle-select switching system | |
US3824480A (en) | Sequential switching device | |
GB1076632A (en) | Improvements in or relating to process control timers | |
GB1298505A (en) | Improvements in programmable sequential control means | |
CA1042555A (en) | Programmable solid state control for machine tool or process control systems | |
US3273126A (en) | Computer control system | |
GB1000061A (en) | Improvements in or relating to electrical control apparatus for energising and deenergising loads at predetermined times | |
US3355710A (en) | Matrix driver control circuits | |
USRE25724E (en) | Electronic gang switching system | |
US3208053A (en) | Split-array core memory system | |
SU1003021A1 (en) | Program control device | |
SU1753506A1 (en) | Commutator | |
US3052871A (en) | Multiple output sequential signal source | |
GB924437A (en) | Improvements in or relating to number testing arrangements | |
SU767762A1 (en) | Device for controlling matrix commutator | |
US3466459A (en) | Current steering switch | |
SU423249A1 (en) | PULSE DISTRIBUTOR | |
SU382025A1 (en) | DEVICE FOR AUTOMATIC CONTROL OF ELECTRICAL CIRCUITS | |
SU708303A1 (en) | Programme-control device | |
SU456254A1 (en) | Device for software control | |
SU883869A1 (en) | Program control device | |
KR890003238Y1 (en) | Control circuit of serb control parts | |
SU1243108A1 (en) | Generator of m-sequences | |
SU1394270A1 (en) | Matrix switch | |
JPS5776926A (en) | Control system for counting circuit |