ES335355A1 - Improvements in the construction of electronic arithmetic dividers. (Machine-translation by Google Translate, not legally binding) - Google Patents
Improvements in the construction of electronic arithmetic dividers. (Machine-translation by Google Translate, not legally binding)Info
- Publication number
- ES335355A1 ES335355A1 ES0335355A ES335355A ES335355A1 ES 335355 A1 ES335355 A1 ES 335355A1 ES 0335355 A ES0335355 A ES 0335355A ES 335355 A ES335355 A ES 335355A ES 335355 A1 ES335355 A1 ES 335355A1
- Authority
- ES
- Spain
- Prior art keywords
- register
- memory
- memories
- signal
- subtraction
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/38—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
- G06F7/48—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
- G06F7/52—Multiplying; Dividing
- G06F7/535—Dividing only
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2207/00—Indexing scheme relating to methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F2207/535—Indexing scheme relating to groups G06F7/535 - G06F7/5375
- G06F2207/5352—Non-restoring division not covered by G06F7/5375
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Mathematical Analysis (AREA)
- Mathematical Optimization (AREA)
- Pure & Applied Mathematics (AREA)
- Computational Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Machine Translation (AREA)
- Executing Machine-Instructions (AREA)
Abstract
Perfections in the construction of electronic arithmetic dividers of the type that effects the division of a number B (dividend) between a number D (divisor) by means of a succession of subtractions and additions, all having a second term D and whose first term is the subtraction B-D, consisting of an electronic assembly comprising a memory register for the divider D, this register being constituted by a series of memories, an accumulator register for the dividend B, this register being constituted by a series of memories, a adding system connected to the memory register of the divider D and to the accumulator register containing the dividend B and a register of quotient memories, characterized in that said arithmetic divisor comprises, between the memory register of the divider D and the adding system a selector system susceptible to receive a signal due to a division order or from the record of co memories and the adding system is capable of sending a retention signal that is communicated to its input at the beginning of the next cycle, and that is recorded in the memory of quotients memory, while the memory of the accumulator record of the highest order it is capable of sending a signal to the adder, the assembly being such that, on the one hand, when the subtraction imposed on the apparatus is arithmetically possible, that is to say, BD> D, the apparatus, once the addition B + D has been made ( being D the complementary subtrahend of D) and before the displacement towards the cell of greater weight of the register of memories of quotients, it works in such a way that the adder sends a signal that allows to obtain B - D from B + D and that registers 1 in the memory of ratios of quotients, sending the latter, after said displacement, a signal to the selector system, whence it turns out that it reverses the signals emitted by the memory. of the divisor in the course of the following subtraction imposed on the apparatus and that, on the other hand, when the subtraction imposed on the apparatus is arithmetically impossible (ie such that B-B <0), the apparatus, once the addition B + D works in such a way that the absence of a signal in the register of quotient memories has the effect that it registers a null quotient and that the selector system does not reverse the signals emitted by the memories of the splitter in the course of the aforementioned next arithmetic operation. (Machine-translation by Google Translate, not legally binding)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR45238A FR1482854A (en) | 1966-01-07 | 1966-01-07 | Electronic arithmetic divider |
FR89250A FR91575E (en) | 1966-01-07 | 1966-12-28 | Electronic arithmetic divider |
Publications (1)
Publication Number | Publication Date |
---|---|
ES335355A1 true ES335355A1 (en) | 1967-11-16 |
Family
ID=26167962
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
ES0335355A Expired ES335355A1 (en) | 1966-01-07 | 1967-01-07 | Improvements in the construction of electronic arithmetic dividers. (Machine-translation by Google Translate, not legally binding) |
Country Status (6)
Country | Link |
---|---|
BE (1) | BE692097A (en) |
CH (1) | CH468039A (en) |
ES (1) | ES335355A1 (en) |
FR (1) | FR91575E (en) |
GB (1) | GB1178001A (en) |
LU (1) | LU52732A1 (en) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS58132837A (en) * | 1982-02-03 | 1983-08-08 | Hitachi Ltd | Divider |
US5016210A (en) * | 1989-11-15 | 1991-05-14 | United Technologies Corporation | Binary division of signed operands |
-
1966
- 1966-12-28 FR FR89250A patent/FR91575E/en not_active Expired
-
1967
- 1967-01-03 LU LU52732D patent/LU52732A1/xx unknown
- 1967-01-03 BE BE692097D patent/BE692097A/xx unknown
- 1967-01-06 CH CH14067A patent/CH468039A/en unknown
- 1967-01-07 ES ES0335355A patent/ES335355A1/en not_active Expired
- 1967-01-09 GB GB0174/67A patent/GB1178001A/en not_active Expired
Also Published As
Publication number | Publication date |
---|---|
LU52732A1 (en) | 1967-03-03 |
CH468039A (en) | 1969-01-31 |
BE692097A (en) | 1967-06-16 |
FR91575E (en) | 1968-07-05 |
GB1178001A (en) | 1970-01-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
NL159209B (en) | CONTROL CIRCUIT FOR AN ELECTRONIC DIGITAL CALCULATOR. | |
GB1056951A (en) | Improvements in or relating to electronic data processing systems | |
GB1433834A (en) | Binary divider | |
GB1280906A (en) | Multiplying device | |
GB1355107A (en) | Digital filters | |
CA924815A (en) | Data processing system having auxiliary register storage | |
GB1385215A (en) | Electronic digital multipliers | |
KR890015121A (en) | Division calculator | |
GB1049689A (en) | Improvements in or relating to data processing systems | |
GB1049680A (en) | Digital divider | |
GB1166646A (en) | Electronic Digital Data Processing Machine | |
GB1078175A (en) | High speed divider for a digital computer | |
ES335355A1 (en) | Improvements in the construction of electronic arithmetic dividers. (Machine-translation by Google Translate, not legally binding) | |
GB1329272A (en) | Arithmetical multiplying systems | |
GB991734A (en) | Improvements in digital calculating devices | |
ES321002A1 (en) | A disposition of numeric circuits by digits to execute arithmetic operations. (Machine-translation by Google Translate, not legally binding) | |
ES315571A1 (en) | A data processing machine. (Machine-translation by Google Translate, not legally binding) | |
US3557357A (en) | Data processing system having time-shared storage means | |
GB1183106A (en) | Non-Destructive Round-Off Display Circuit | |
GB802656A (en) | Electronic digital computer | |
GB1086238A (en) | Improvements in electronic data processing system with time sharing of memory | |
SU435523A1 (en) | DEVICE DEVELOPMENT | |
SU363212A1 (en) | INVERTER | |
RU2020755C1 (en) | Device for forming top priority elements of finite fields | |
SU142818A1 (en) | Through parallel transfer binary parallel accumulator |