EP3171400A1 - Semiconductor device and method of making a semiconductor device - Google Patents
Semiconductor device and method of making a semiconductor device Download PDFInfo
- Publication number
- EP3171400A1 EP3171400A1 EP15195639.8A EP15195639A EP3171400A1 EP 3171400 A1 EP3171400 A1 EP 3171400A1 EP 15195639 A EP15195639 A EP 15195639A EP 3171400 A1 EP3171400 A1 EP 3171400A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- substrate
- backside
- metal layer
- wafer
- trenches
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Images
Classifications
-
- H10W70/22—
-
- H10W74/129—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/117—Shapes of semiconductor bodies
-
- H10P14/412—
-
- H10P54/00—
-
- H10P72/7402—
-
- H10W20/43—
-
- H10W70/023—
-
- H10P72/7416—
-
- H10W72/07336—
-
- H10W76/17—
-
- H10W90/736—
Definitions
- the present specification relates to a semiconductor device and a method of making a semiconductor device.
- one or more ductile metal layers located in a stack on the backside of the wafer may produce burrs at the edges of each singulated die. These burrs can protrude downwards beneath the die, which can complicate the process of mounting the backside of the die on the surface of a carrier.
- the burrs can prevent the backside mounting flush against the surface of the carrier, creating a void between the die and the surface of the carrier.
- Solder that may be used to mount the die on the carrier may also have an adverse chemical reactions with metal layers located inside the stack, that have been exposed at the sides of the stack during the singulation process.
- a semiconductor device comprising:
- peripheral part of the at least one metal layer extends towards a plane containing the major surface, if there are any burrs located at the peripheral part, these may be vertically separated from the backside of the substrate. Accordingly, even if these burrs hang downwards, they may not interfere with the mounting of the substrate on a carrier.
- Some embodiments of this disclosure may allow more ductile metals to be used and/or thicker metal layers to be used in backside metallisation processes, owing to the mitigation of problems relating to the formation of burrs and the exposure of the edges of the metal layers in a stack as described below.
- edges of the substrate between the backside and the side surfaces for ensuring that the peripheral part of the at least one metal layer extends towards the plane containing the major surface.
- an edge of the substrate between the backside and at least one of the side surfaces may be curved.
- the peripheral part of the at least one metal layer may extend along the curved edge of the substrate.
- an edge of the substrate between the backside and at least one of the side surfaces may slant upwards at an angle ⁇ , where 180° > ⁇ > 90°, relative to a surface normal of the backside.
- the peripheral part of the at least one metal layer may extend along the slanted edge of the substrate.
- an edge of the substrate between the backside and at least one of the side surfaces may include a substantially L-shaped step portion having a corner pointing inwards towards a bulk region of the substrate.
- the peripheral part of the at least one metal layer may extend along the substantially L-shaped step portion.
- an edge of the substrate between the backside and at least one of the side surfaces may include a protrusion that extends outwardly from the side surface and that has a surface that extends upwardly towards the plane containing the major surface.
- the peripheral part of the at least one metal layer may extend along the surface that extends upwardly towards the plane containing the major surface.
- the substrate may include one or more active components located at the major surface.
- the substrate may include one or more contacts located on the major surface.
- the at least one metal layer on the backside of the substrate may be provided as a stack of metal layers located on the backside of the substrate.
- the outermost layer of the stack may be exposed, for use as a soldering interface.
- This outermost layer and/or other layers in the stack may act as a barrier to prevent adverse chemical reactions with underlying metal layers of the stack.
- the peripheral part of the metal layers in the stack may extend towards a plane containing the major surface. Accordingly, any solder that may be used to mount the backside of the substrate on the surface of the carrier may not come into contact with, and thereby potentially have an adverse chemical reaction with, the edges of one or more of the underlying metal layers inside the stack.
- a wafer level chip scale package including a semiconductor device of the kind described above.
- a method of making a semiconductor device comprising:
- the trenches provided on the backside of the wafer may be used to shape the peripheral part of the at least one metal layer on the backside of each substrate following singulation of the wafer, whereby the peripheral part of the at least one metal layer extends towards a plane containing the major surface of the substrate. If there are any burrs located at the peripheral part, these may thus be vertically separated from the backside of the substrate. Accordingly, even if these burrs hang downwards, they may not interfere with the mounting of the substrate on a carrier.
- At least some of the trenches may have rounded corners. This may be implemented by using an etching step to round off the corners of the trenches prior to depositing said least one metal layer on the backside of the wafer. In another example, a laser may be used directly to produce trenches having rounded corners.
- At least some of the trenches may be substantially V-shaped. This may be implemented by, for instance, using a saw having a bevelled blade.
- At least some of the trenches may be substantially rectangular (e.g. square, oblong)
- Singulating the wafer may include sawing the wafer from the major surface of the wafer downwards until the sawing meets the array of trenches in the backside of the substrate. Accordingly, the sawing need not carry on down past the peripheral part of the at least one metal layer, which may prevent the production of burrs hanging down beneath the backside of the substrate of each semiconductor device.
- Singulating the wafer substantially along lines defined by the trenches may include sawing the wafer to produce saw lanes having a width that is smaller than a lateral width of the trenches. This may help to ensure that an burrs produced by the singulation process are located away from the backside.
- the method may include mounting the backside of the substrate of at least some of the semiconductor devices on the surface of a carrier.
- the method may include placing the wafer of a dicing tape after depositing the at least one metal layer on the backside of the wafer and prior to singulating the wafer.
- Figures 1A to 1C show a process for singulating a semiconductor wafer to produce a plurality of semiconductor devices.
- a semiconductor wafer 10 there is provided a semiconductor wafer 10.
- the wafer has a plurality of active regions 4 located on a major surface of the wafer 10.
- a backside of the wafer which is the surface of the wafer 10 opposite the major surface, may be provided with at least one metal layer 16.
- Backside metallisation is well known in the field of semiconductor device manufacture and will not be described here in detail.
- the wafer 10 is placed on a dicing tape 20.
- the dicing tape supports the wafer during singulation.
- Figure 1C also shows the singulation of the wafer along saw lanes 70 to produce a number of semiconductor devices comprising separate substrates. Since the metal of the at least one metal layer 16 may be ductile, the sawing can produce burrs 8 at the edges of the substrates. This may be exacerbated by the fact that the saw lanes 70 may extend at least partially into the dicing tape 20.
- Figure 2 shows one of the semiconductor devices produced by the example of Figure 1 mounted on a lead frame 10.
- the device includes a substrate 2 having at least one metal layer 6 located on the backside thereof.
- the burrs 8 hanging down beneath the substrate 2 can inhibit correct mounting of the substrate 2 on the lead frame 10.
- the burrs 8 can prevent the least one metal layer 6 from sitting flush against the surface of the lead frame 10.
- a void 12 can arise between the surface of the carrier and the at least one metal layer 6. This can prevent correct mechanical, thermal and/or electrical contact being formed between the at least one metal layer 6 and the lead frame 10.
- any solder that is used to mount the substrate 2 on the lead frame 10 may also short with the edges of some of the metal layers of the at least one metal layer 6 that have been exposed by the sawing.
- Embodiments of this disclosure can provide a semiconductor device in which any burrs that are formed at a peripheral part of at least one metal layer provided on the backside of a substrate need not necessarily interfere with the mounting of the backside of the substrate on the surface of a carrier.
- This may be achieved by shaping the peripheral part of the at least one metal layer located at the edge of the substrate between a backside of the substrate and at least one of the side surfaces of the substrate extends towards a plane containing a major surface of the substrate.
- This shaping of the peripheral part of the at least one metal layer may physically separate any burrs located at the peripheral part of the at least one metal layer from the backside of the substrate, so that they do not hang down beneath the substrate.
- the shaping of the peripheral part of the substrate in this way may also prevent shorting of the exposed edges of some of the at least one metal later with solder that may be used to mount the substrate on a carrier.
- Figures 3A to 3D show a process for making a semiconductor device according to an embodiment of this disclosure.
- a semiconductor wafer 40 In a first step, shown in Figure 3A , there is provided a semiconductor wafer 40.
- the wafer 40 may, for instance, comprise a silicon wafer, although other kinds of wafer are also envisaged (e.g. the wafer may comprise GaN).
- the wafer 40 has a major surface 22 and a backside 24.
- the backside 24 is a surface of the wafer 40 opposite the major surface 22.
- the wafer may be processed using conventional manufacturing techniques to form active regions 34 on the major surface 22.
- These active regions 34 may include active components such as transistors, diodes, sensors etc. Passive components such as capacitors, inductors and metal tracks connecting together the various components of the active regions 34 may also be provided.
- the major surface 22 may also be provided with one or more electrical contacts for connecting to the components of the active regions 34.
- an array of trenches 60 is formed in the backside of the substrate.
- the trenches 60 may, for instance, be formed by partial sawing of the backside 24. In other examples, lithographic techniques may be used to mask and wet etch the backside to form the array. In a further example, plasma etching may be used.
- the array of trenches 60 may have a layout corresponding to the saw lanes that will subsequently be used to singulate the wafer 40. Accordingly, the array of trenches may delineate the plurality of semiconductor substrates that will subsequently be produced by singulating the wafer 40.
- the array of trenches 60 may be a regular, repetitive array.
- the array of trenches 60 may, for instance, be a rectangular array (e.g. the substrates to be produced by subsequent singulation of the wafer 40 may be square or oblong).
- At least one metal layer 36 may be deposited on the backside 24 of the wafer 40.
- the at least one metal layer 36 may be provided as a stack comprising a plurality of metal layers.
- An outermost metal layer of the stack can be used to mount the semiconductor device described herein to the surface of a carrier, and the metal used for this outermost layer may be chosen to be compatible with the solder.
- other metal layers located inside the stack may comprise a metal that may have an adverse chemical reaction with the solder, were that layer to come into contact with the solder.
- any solder that may be used to mount the backside of the substrate on the surface of the carrier may not come into contact with, and have an adverse chemical reaction with, the edges of one or more of the metal layers inside the stack.
- the metal of the at least one metal layer 36 may, for instance, comprise metals such as Cu, Sn.
- the metal layers may comprise a metal alloy.
- the stack may, for instance, include a layer of Cu and a layer of Sn.
- a Cu metal layer in the stack may have an adverse chemical reaction if it comes into contact with solder.
- this problem may be avoided in accordance with embodiments of this disclosure, since a peripheral part of the metal layers in the stack may extend towards a plane containing the major surface.
- Further examples include Titanium-Gold-Nickel, Gold-Arsenic or Gold-Germanium, or even pure Silver or Gold on the backside.
- the at least one metal layer 36 extends across the backside 24 of the wafer 40.
- Figure 3C also shows that the at least one metal layer 36 also coats an inner surface of the trenches of the array of trenches 60.
- the wafer 40 is singulated along saw lanes 70 to produce a plurality of semiconductor devices each comprising a respective one of the singulated substrates.
- the saw lanes 70 correspond exactly in position to the layout of the array of trenches 60.
- singulating the wafer 40 along the trenches 60 need not involve aligning the saw lanes 70 precisely with the trenches 60 - there may be a degree of tolerance involved.
- the saw lanes 70 are roughly equal in width to the trenches of the array of trenches 60 formed in Figure 3B .
- the saw lanes 70 may be narrower than the trenches of the array of trenches 60.
- the sawing of the wafer 40 may begin at the major surface 22 and continue until the sawing reaches to tops of the trenches of the array of trenches 60, at which point the substrates become separated. It may not be necessary for the sawing to continue further down than this point. Indeed, continued sawing of this kind may produce unwanted burrs to be produced, notwithstanding the measured described herein. On the other hand, as described below in relation to Figure 6 , if the saw lanes 70 are narrower than the trenches of the array of trenches 60, this problem may not arise.
- Figure 4 shows one of the semiconductor devices produced by the process of Figures 3A to 3D mounted on a carrier 10.
- the carrier 10 may, for instance, be a lead frame, heat sink or flange.
- the carrier 10 may be a substrate with, for example, a Cu insert for better thermal behavior.
- the device includes a semiconductor substrate 32 having a major surface that corresponds to the major surface 22 of the wafer 40 and a backside that corresponds to the backside 24 of the wafer 40.
- the semiconductor substrate 32 also includes a number of side surfaces 35 (typically there are four such surfaces, in the case of a rectangular substrate).
- the major surface of the substrate 32 may include an active region 34 of the kind described above, including one or more active and passive components and one or more electrical contacts.
- the device also includes at least one metal layer 36 extending across the backside of the substrate 32, which corresponds to the at least one metal layer 36 described above in relation to Figure 3C .
- the at least one metal layer 36 has a peripheral part 38.
- the peripheral part 38 is located at the edges of the substrate 32, which edges are the edges between the backside and the side surfaces 35 of the substrate. These edges may be configured and shaped in an number of different ways, as described below.
- the peripheral part 38 of the at least one metal layer 36 extends towards the plane containing the major surface of the substrate 32.
- the plane containing the major surface of the substrate 32 is indicated by the dashed line labelled 200 in Figure 4 .
- the peripheral part 38 extends upwards along one or more of the side surfaces 35 of the substrate 32, although other configurations are envisaged, as will be described below.
- the peripheral part 38 corresponds to a part of the metal coating an inner surface of the array of trenches 60 as described above in relation to Figure 3C .
- the effect of shaping the peripheral part 38 of the at least one metal layer 36 in this way is that the at least one metal layer 36 terminates at a location that is physically separated from the back of the substrate 32.
- any burrs located at the peripheral part 38 of the at least one metal layer tend also to be physically separated from the backside of the substrate 32.
- any such burrs even burrs hanging directly downwards, would tend not to interfere with the mounting of the backside of the substrate 32 on the surface of a carrier 10.
- the backside of the substrate 32 sits flush against the surface of the carrier, without there being any void between the substrate 32 and the carrier 10 of the kind described above in relation to Figure 2 .
- the shaping of the peripheral part 38 in this way may prevent solder unintentionally coming into contact with, and having an adverse chemical reaction with, the edges of any metal layers located inside the stack. This is because the edges of these layers inside the stack may terminate at a location that is physically removed from the location of the solder.
- Figure 5A shows a one of the saw lanes 70 between two singulated semiconductor substrates 32A, 32B in more detail.
- the saw lane 70 in this example is roughly the same width as the trenches of the array of trenches 60 formed in the backside 24 of the wafer 40 prior to singulation.
- the saw lane 70 is not precisely aligned with the trenches.
- Figure 5A demonstrates that there is a degree of tolerance involved in the alignment of the saw lanes 70 with respect to the location of the trenches.
- Both substrates 32A, 32B include at least one metal layer 36 having a peripheral part 38 that extends towards a plane containing the major surface of that substrate 32A, 32B, and this can prevent burrs located at the peripheral part 38 interfering with the mounting of the backside of the substrate 32A, 32B on the surface of a carrier.
- the edges of the substrate 32A between the backside of the substrate 32A the side surface 35A are shaped differently to the edges of the substrate 32B between the backside of the substrate 32B the side surface 35B.
- An edge of the substrate 32A between the backside of the substrate 32A and the side surface 35A includes a protrusion 42 that extends outwardly from the side surface 35A.
- the protrusion 42 has a surface 44 that extends upwardly (e.g. substantially parallel to the side surface 35A) towards the plane containing the major surface of the substrate 32A.
- the peripheral part 38 of the at least one metal layer 36 extends along the surface 44 and thus itself extends upwardly towards the plane containing the major surface.
- an edge of the substrate 32B between the backside of the substrate 32B and the side surface 35B includes a substantially L-shaped step portion 45 having a corner 46 that points inwards towards a bulk region of the substrate 32B.
- the peripheral part 38 of the at least one metal layer 36 extends along the substantially L-shaped step portion, at least as far as the corner 46.
- any given substrate 32 produced by the method described herein may include edges between the backside of the substrate 32 side surfaces 35 of the substrate that are shaped and configured in a number of different ways.
- the substrates 32A, 32B shown in Figure 5A may each include some edges that include a protrusion 42 and some edges that include a substantially L-shaped step portion 45, depending on the local alignment of the saw lanes 70.
- Figure 5A demonstrates that there is a degree of tolerance involved in the alignment of the saw lanes 70 with respect to the location of the trenches 60, in the context of a saw lane that is of comparable width to the trenches 60
- Figures 5B to 5D demonstrate that this is also true in the context of saw lanes 70 that are narrower than the trenches 60.
- the saw lane 70 which is narrower than the trench on the backside of the wafer, is well aligned with the trench.
- the peripheral part 38 of the at least one metal layer 36 extends towards a plane containing the major surface, as noted previously.
- each of the substrates 32A, 32B still includes a peripheral part 38 of the at least one metal layer 36 extends towards a plane containing the major surface, as noted previously.
- each of the substrates 32A, 32B still includes a peripheral part 38 of the at least one metal layer 36 extends towards a plane containing the major surface, as noted previously.
- Figures 6A to 6D show another example of a method of making a semiconductor device according to an embodiment of this disclosure.
- a semiconductor wafer 40 which, as noted above may be a silicon wafer or some other kind of wafer.
- the major surface of the wafer 40 may include active regions 34 of the kind already described.
- an array of trenches is formed in the backside of the wafer 40.
- the trenches described herein may have a depth of around 20 ⁇ m, although this would depend upon factors such as the overall thickness of the wafer, the thickness of the trenches and the thickness of the saw lanes produced by subsequent singulation.
- the trenches may be formed by using, for instance, a saw blade 90 having a bevelled tip.
- the bevelled tip can produce trenches 80 that are substantially V-shaped.
- this can produce semiconductor substrates having an edge between the backside of the substrate and at least one of the side surfaces of the substrate that slants upwards at an angle 180° > ⁇ > 90° relative to a surface normal ⁇ of the backside of the substrate.
- peripheral part 38 of the at least one metal layer 36 on the backside of the substrate can extend along the slanted edge of the substrate, thereby to extend towards the plane containing the major surface of the substrate, to prevent any burrs located at the peripheral part 38 interfering with the mounting of the backside of the substrate on the surface of a carrier.
- a laser 92 may be used to form trenches 82 having a curved profile. Trenches of this kind can also be used to ensure that, after singulation, the peripheral part 38 of the at least one metal layer 36 on the backside of the substrate extends towards the plane containing the major surface of the substrate.
- an optional step for rounding off the corners of the trenches may be performed.
- This step may include using an etchant 94 to etch away the sharp corners of the trenches, to produced trenches 84 having a rounded profile.
- this etching step may be applied to trenches formed by any of the methods described above in relation to Figures 3B and 6A . Rounding off of the sharp corners of the trenches in this way may reduce flaking and delamination of the peripheral part of the at least on metal layer on each semiconductor substrate after singulation.
- At least one metal layer 36 may be deposited on the backside of the wafer 40 as already described above in relation to Figure 3C .
- the at least one metal layer 36 extends across the backside of the wafer 40 and coats an inner surface of the trenches.
- the at least one metal layer 36 may comprise a stack including a plurality of metal layers located on the backside of the wafer 40.
- the wafer 40 may then be placed on a dicing tape 50 as shown in Figure 6C .
- the wafer 40 may be placed on the dicing tape 50 with the backside facing downwards against the surface of the dicing tape 50.
- the wafer 40 may be singulated, as also illustrated in Figure 6C .
- the singulation of the wafer may be achieved using a saw blade 96 or by any other suitable method (e.g. by laser sawing).
- the wafer 40 is singulated substantially along lines defined by the trenches, as already discussed.
- the saw lanes 70 are narrower than the trenches. In such examples, it may not be necessary for the sawing to stop at the point at which the saw lanes meet the tops of the trenches. Due to the relative narrowness of the saw lanes, even in the sawing continues down into dicing tape 50 (as shown in Figure 6D ), any burrs formed by the sawing would still tend to be located away from the backside of each singulated substrate.
- Figure 6D also shows one of the substrates 32 formed by the method described above mounted on the surface of a carrier 10 such as a lead frame. Note that in this example, the edges of the substrate 32 between the backside and the side surfaces 35 are curved. Note also that the peripheral part 38 of the at least one metal layer 36 extends along the curved edge of the substrate, and thus extends towards a plane containing the major surface of the substrate 32.
- Figure 6D further shows a burr 100 located at the peripheral part 38 of the at least one metal layer 36 and illustrates that, because the peripheral part 38 extends towards a plane containing the major surface of the substrate 32, the burr 100 is physically separated from the backside of the substrate 32 and does not interfere with the mounting of the substrate 32 on the carrier 10.
- solder 110 that is used, in this example, to mount the substrate 32 on the surface of the carrier 10.
- the peripheral part 38 extends towards a plane containing the major surface of the substrate 32, the edges of any metal layer(s) of the at least one metal layer 36 are physically separated from the solder 110. For instance, this can prevent the solder 110 coming into contact with, and potentially having an adverse chemical reaction with, any exposed edges of metal layers located within the stack located on the backside of the substrate 32.
- the semiconductor device described herein may be a wafer level chip scale package (WLCSP).
- WLCSP wafer level chip scale package
- the device includes a semiconductor substrate having a major surface, a backside and side surfaces extending between the major surface and the backside.
- the semiconductor device also includes at least one metal layer extending across the backside of the substrate. A peripheral part of the at least one metal layer located at the edge of the substrate between the backside and at least one of the side surfaces extends towards a plane containing the major surface. This can prevent burrs located at the peripheral part of the at least one metal layer interfering with the mounting of the backside of the substrate on the surface of a carrier.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Dicing (AREA)
- Geometry (AREA)
- Mechanical Treatment Of Semiconductor (AREA)
Abstract
A semiconductor device and a method of making the same. The device includes a semiconductor substrate having a major surface, a backside and side surfaces extending between the major surface and the backside. The semiconductor device also includes at least one metal layer extending across the backside of the substrate. A peripheral part of the at least one metal layer located at the edge of the substrate between the backside and at least one of the side surfaces extends towards a plane containing the major surface. This can prevent burrs located at the peripheral part of the at least one metal layer interfering with the mounting of the backside of the substrate on the surface of a carrier.
Description
- The present specification relates to a semiconductor device and a method of making a semiconductor device.
- During singulation of a semiconductor wafer, one or more ductile metal layers located in a stack on the backside of the wafer may produce burrs at the edges of each singulated die. These burrs can protrude downwards beneath the die, which can complicate the process of mounting the backside of the die on the surface of a carrier.
- For instance, the burrs can prevent the backside mounting flush against the surface of the carrier, creating a void between the die and the surface of the carrier. Solder that may be used to mount the die on the carrier may also have an adverse chemical reactions with metal layers located inside the stack, that have been exposed at the sides of the stack during the singulation process.
- Aspects of the present disclosure are set out in the accompanying independent and dependent claims. Combinations of features from the dependent claims may be combined with features of the independent claims as appropriate and not merely as explicitly set out in the claims.
- According to an aspect of the present disclosure, there is provided a semiconductor device comprising:
- a semiconductor substrate having a major surface, a backside and side surfaces extending between the major surface and the backside; and
- at least one metal layer extending across the backside of the substrate,
- Since the peripheral part of the at least one metal layer extends towards a plane containing the major surface, if there are any burrs located at the peripheral part, these may be vertically separated from the backside of the substrate. Accordingly, even if these burrs hang downwards, they may not interfere with the mounting of the substrate on a carrier.
- Some embodiments of this disclosure may allow more ductile metals to be used and/or thicker metal layers to be used in backside metallisation processes, owing to the mitigation of problems relating to the formation of burrs and the exposure of the edges of the metal layers in a stack as described below.
- A number of different configurations are envisaged for the edges of the substrate between the backside and the side surfaces, for ensuring that the peripheral part of the at least one metal layer extends towards the plane containing the major surface.
- In one example, an edge of the substrate between the backside and at least one of the side surfaces may be curved. The peripheral part of the at least one metal layer may extend along the curved edge of the substrate.
- In another example, an edge of the substrate between the backside and at least one of the side surfaces may slant upwards at an angle α, where 180° > α > 90°, relative to a surface normal of the backside. The peripheral part of the at least one metal layer may extend along the slanted edge of the substrate.
- In a further example, an edge of the substrate between the backside and at least one of the side surfaces may include a substantially L-shaped step portion having a corner pointing inwards towards a bulk region of the substrate. The peripheral part of the at least one metal layer may extend along the substantially L-shaped step portion.
- In a further example, an edge of the substrate between the backside and at least one of the side surfaces may include a protrusion that extends outwardly from the side surface and that has a surface that extends upwardly towards the plane containing the major surface. The peripheral part of the at least one metal layer may extend along the surface that extends upwardly towards the plane containing the major surface.
- Note that each of the approaches noted above may be combined (e.g. some of the edges of the substrate between the backside and the side surfaces may be curved, while others may have an L-shaped step portion, etc.).
- The substrate may include one or more active components located at the major surface. The substrate may include one or more contacts located on the major surface.
- The at least one metal layer on the backside of the substrate may be provided as a stack of metal layers located on the backside of the substrate. In some examples, the outermost layer of the stack may be exposed, for use as a soldering interface. This outermost layer and/or other layers in the stack may act as a barrier to prevent adverse chemical reactions with underlying metal layers of the stack. The peripheral part of the metal layers in the stack may extend towards a plane containing the major surface. Accordingly, any solder that may be used to mount the backside of the substrate on the surface of the carrier may not come into contact with, and thereby potentially have an adverse chemical reaction with, the edges of one or more of the underlying metal layers inside the stack.
- According to another aspect of the present disclosure, there is provided a wafer level chip scale package (WLCSP) including a semiconductor device of the kind described above.
- According to a further aspect of the present disclosure, there is provided a method of making a semiconductor device, the method comprising:
- providing a semiconductor wafer having a major surface and a backside;
- forming an array of trenches in the backside of the substrate;
- depositing at least one metal layer on the backside of the wafer, wherein the at least one metal layer extends across the backside of the wafer and coats an inner surface of the trenches; and
- singulating the wafer substantially along lines defined by the trenches, wherein said singulation produces a plurality of semiconductor devices, each device comprising:
- a semiconductor substrate having a major surface corresponding to the major surface of the wafer, a backside corresponding to the backside of the wafer and side surfaces extending between the major surface of the substrate and the backside of the substrate; and
- at least one metal layer extending across the backside of the substrate,
- wherein a peripheral part of the at least one metal layer located at the edge of each substrate between the backside and at least one of the side surfaces extends towards a plane containing the major surface of the substrate, to prevent burrs located at the peripheral part of the at least one metal layer interfering with the mounting of the backside of the substrate on the surface of a carrier, and
- wherein the peripheral part of the at least one metal layer of each substrate corresponds to a part of the at least one metal layer on the backside of the wafer coating the an inner surface of the trenches.
- The trenches provided on the backside of the wafer may be used to shape the peripheral part of the at least one metal layer on the backside of each substrate following singulation of the wafer, whereby the peripheral part of the at least one metal layer extends towards a plane containing the major surface of the substrate. If there are any burrs located at the peripheral part, these may thus be vertically separated from the backside of the substrate. Accordingly, even if these burrs hang downwards, they may not interfere with the mounting of the substrate on a carrier.
- At least some of the trenches may have rounded corners. This may be implemented by using an etching step to round off the corners of the trenches prior to depositing said least one metal layer on the backside of the wafer. In another example, a laser may be used directly to produce trenches having rounded corners.
- At least some of the trenches may be substantially V-shaped. This may be implemented by, for instance, using a saw having a bevelled blade.
- At least some of the trenches may be substantially rectangular (e.g. square, oblong)
- Singulating the wafer may include sawing the wafer from the major surface of the wafer downwards until the sawing meets the array of trenches in the backside of the substrate. Accordingly, the sawing need not carry on down past the peripheral part of the at least one metal layer, which may prevent the production of burrs hanging down beneath the backside of the substrate of each semiconductor device.
- Singulating the wafer substantially along lines defined by the trenches may include sawing the wafer to produce saw lanes having a width that is smaller than a lateral width of the trenches. This may help to ensure that an burrs produced by the singulation process are located away from the backside.
- The method may include mounting the backside of the substrate of at least some of the semiconductor devices on the surface of a carrier.
- The method may include placing the wafer of a dicing tape after depositing the at least one metal layer on the backside of the wafer and prior to singulating the wafer.
- Embodiments of this disclosure will be described hereinafter, by way of example only, with reference to the accompanying drawings in which like reference signs relate to like elements and in which:
-
Figures 1A to 1C show a process for singulating a semiconductor wafer to produce a plurality of semiconductor devices; -
Figure 2 shows one of the semiconductor devices produced by the example ofFigure 1 mounted on a lead frame; -
Figures 3A to 3D show a process for singulating a semiconductor wafer to produce a plurality of semiconductor devices according to an embodiment of this disclosure; -
Figure 4 shows one of the semiconductor devices produced by the process ofFigures 3A to 3D mounted on a carrier; -
Figures 5A to 5D show other examples of the singulation of a semiconductor wafer according to an embodiment of this disclosure; -
Figures 6A to 6D show a process for singulating a semiconductor wafer to produce a plurality of semiconductor devices according to a further embodiment of this disclosure. - Embodiments of this disclosure are described in the following with reference to the accompanying drawings.
-
Figures 1A to 1C show a process for singulating a semiconductor wafer to produce a plurality of semiconductor devices. InFigure 1A , there is provided asemiconductor wafer 10. The wafer has a plurality ofactive regions 4 located on a major surface of thewafer 10. As shown inFigure 1B , a backside of the wafer, which is the surface of thewafer 10 opposite the major surface, may be provided with at least onemetal layer 16. Backside metallisation is well known in the field of semiconductor device manufacture and will not be described here in detail. - Next, as shown in
Figure 1C , thewafer 10 is placed on a dicingtape 20. The dicing tape supports the wafer during singulation.Figure 1C also shows the singulation of the wafer along sawlanes 70 to produce a number of semiconductor devices comprising separate substrates. Since the metal of the at least onemetal layer 16 may be ductile, the sawing can produceburrs 8 at the edges of the substrates. This may be exacerbated by the fact that thesaw lanes 70 may extend at least partially into the dicingtape 20. -
Figure 2 shows one of the semiconductor devices produced by the example ofFigure 1 mounted on alead frame 10. The device includes asubstrate 2 having at least onemetal layer 6 located on the backside thereof. As can be seen inFigure 2 , theburrs 8 hanging down beneath thesubstrate 2 can inhibit correct mounting of thesubstrate 2 on thelead frame 10. For instance, theburrs 8 can prevent the least onemetal layer 6 from sitting flush against the surface of thelead frame 10. A void 12 can arise between the surface of the carrier and the at least onemetal layer 6. This can prevent correct mechanical, thermal and/or electrical contact being formed between the at least onemetal layer 6 and thelead frame 10. As described previously, any solder that is used to mount thesubstrate 2 on thelead frame 10 may also short with the edges of some of the metal layers of the at least onemetal layer 6 that have been exposed by the sawing. - Embodiments of this disclosure can provide a semiconductor device in which any burrs that are formed at a peripheral part of at least one metal layer provided on the backside of a substrate need not necessarily interfere with the mounting of the backside of the substrate on the surface of a carrier. This may be achieved by shaping the peripheral part of the at least one metal layer located at the edge of the substrate between a backside of the substrate and at least one of the side surfaces of the substrate extends towards a plane containing a major surface of the substrate. This shaping of the peripheral part of the at least one metal layer may physically separate any burrs located at the peripheral part of the at least one metal layer from the backside of the substrate, so that they do not hang down beneath the substrate. The shaping of the peripheral part of the substrate in this way may also prevent shorting of the exposed edges of some of the at least one metal later with solder that may be used to mount the substrate on a carrier.
-
Figures 3A to 3D show a process for making a semiconductor device according to an embodiment of this disclosure. In a first step, shown inFigure 3A , there is provided asemiconductor wafer 40. Thewafer 40 may, for instance, comprise a silicon wafer, although other kinds of wafer are also envisaged (e.g. the wafer may comprise GaN). - The
wafer 40 has amajor surface 22 and abackside 24. Thebackside 24 is a surface of thewafer 40 opposite themajor surface 22. The wafer may be processed using conventional manufacturing techniques to formactive regions 34 on themajor surface 22. Theseactive regions 34 may include active components such as transistors, diodes, sensors etc. Passive components such as capacitors, inductors and metal tracks connecting together the various components of theactive regions 34 may also be provided. Themajor surface 22 may also be provided with one or more electrical contacts for connecting to the components of theactive regions 34. - In a next step, shown in
Figure 3B , an array oftrenches 60 is formed in the backside of the substrate. Thetrenches 60 may, for instance, be formed by partial sawing of thebackside 24. In other examples, lithographic techniques may be used to mask and wet etch the backside to form the array. In a further example, plasma etching may be used. The array oftrenches 60 may have a layout corresponding to the saw lanes that will subsequently be used to singulate thewafer 40. Accordingly, the array of trenches may delineate the plurality of semiconductor substrates that will subsequently be produced by singulating thewafer 40. The array oftrenches 60 may be a regular, repetitive array. The array oftrenches 60 may, for instance, be a rectangular array (e.g. the substrates to be produced by subsequent singulation of thewafer 40 may be square or oblong). - In a next step, shown in
Figure 3B , at least onemetal layer 36 may be deposited on thebackside 24 of thewafer 40. - In some examples, there may only be a single metal layer on the
backside 24. In other examples, the at least onemetal layer 36 may be provided as a stack comprising a plurality of metal layers. An outermost metal layer of the stack can be used to mount the semiconductor device described herein to the surface of a carrier, and the metal used for this outermost layer may be chosen to be compatible with the solder. On the other hand, other metal layers located inside the stack may comprise a metal that may have an adverse chemical reaction with the solder, were that layer to come into contact with the solder. In accordance with embodiments of this disclosure, since a peripheral part of the metal layers in the stack may extend towards a plane containing the major surface, any solder that may be used to mount the backside of the substrate on the surface of the carrier may not come into contact with, and have an adverse chemical reaction with, the edges of one or more of the metal layers inside the stack. - The metal of the at least one
metal layer 36 may, for instance, comprise metals such as Cu, Sn. Note that the metal layers may comprise a metal alloy. Where the at least one metal layer is provided as a stack as described herein, the stack may, for instance, include a layer of Cu and a layer of Sn. In such examples, a Cu metal layer in the stack may have an adverse chemical reaction if it comes into contact with solder. As already mentioned above, this problem may be avoided in accordance with embodiments of this disclosure, since a peripheral part of the metal layers in the stack may extend towards a plane containing the major surface. Further examples include Titanium-Gold-Nickel, Gold-Arsenic or Gold-Germanium, or even pure Silver or Gold on the backside. - As shown in
Figure 3C , the at least onemetal layer 36 extends across thebackside 24 of thewafer 40.Figure 3C also shows that the at least onemetal layer 36 also coats an inner surface of the trenches of the array oftrenches 60. - In a next step, shown in
Figure 3D , thewafer 40 is singulated along sawlanes 70 to produce a plurality of semiconductor devices each comprising a respective one of the singulated substrates. In the present example, thesaw lanes 70 correspond exactly in position to the layout of the array oftrenches 60. As will be described in more detail below in relation toFigures 5A to 5D , singulating thewafer 40 along thetrenches 60 need not involve aligning thesaw lanes 70 precisely with the trenches 60 - there may be a degree of tolerance involved. Also, in the present example, thesaw lanes 70 are roughly equal in width to the trenches of the array oftrenches 60 formed inFigure 3B . However, as will be described in more detail below in relation toFigures 5B, 5C, 5D ,6C and 6D , thesaw lanes 70 may be narrower than the trenches of the array oftrenches 60. - The sawing of the
wafer 40 may begin at themajor surface 22 and continue until the sawing reaches to tops of the trenches of the array oftrenches 60, at which point the substrates become separated. It may not be necessary for the sawing to continue further down than this point. Indeed, continued sawing of this kind may produce unwanted burrs to be produced, notwithstanding the measured described herein. On the other hand, as described below in relation toFigure 6 , if thesaw lanes 70 are narrower than the trenches of the array oftrenches 60, this problem may not arise. -
Figure 4 shows one of the semiconductor devices produced by the process ofFigures 3A to 3D mounted on acarrier 10. Thecarrier 10 may, for instance, be a lead frame, heat sink or flange. In a further example, thecarrier 10 may be a substrate with, for example, a Cu insert for better thermal behavior. - The device includes a
semiconductor substrate 32 having a major surface that corresponds to themajor surface 22 of thewafer 40 and a backside that corresponds to thebackside 24 of thewafer 40. Thesemiconductor substrate 32 also includes a number of side surfaces 35 (typically there are four such surfaces, in the case of a rectangular substrate). - The major surface of the
substrate 32 may include anactive region 34 of the kind described above, including one or more active and passive components and one or more electrical contacts. - The device also includes at least one
metal layer 36 extending across the backside of thesubstrate 32, which corresponds to the at least onemetal layer 36 described above in relation toFigure 3C . - As shown in
Figure 4 , the at least onemetal layer 36 has aperipheral part 38. Theperipheral part 38 is located at the edges of thesubstrate 32, which edges are the edges between the backside and the side surfaces 35 of the substrate. These edges may be configured and shaped in an number of different ways, as described below. - The
peripheral part 38 of the at least onemetal layer 36 extends towards the plane containing the major surface of thesubstrate 32. The plane containing the major surface of thesubstrate 32 is indicated by the dashed line labelled 200 inFigure 4 . In the present example, theperipheral part 38 extends upwards along one or more of the side surfaces 35 of thesubstrate 32, although other configurations are envisaged, as will be described below. Note that theperipheral part 38 corresponds to a part of the metal coating an inner surface of the array oftrenches 60 as described above in relation toFigure 3C . The effect of shaping theperipheral part 38 of the at least onemetal layer 36 in this way is that the at least onemetal layer 36 terminates at a location that is physically separated from the back of thesubstrate 32. Accordingly, any burrs located at theperipheral part 38 of the at least one metal layer tend also to be physically separated from the backside of thesubstrate 32. Thus, any such burrs, even burrs hanging directly downwards, would tend not to interfere with the mounting of the backside of thesubstrate 32 on the surface of acarrier 10. As can be seen inFigure 4 , the backside of thesubstrate 32 sits flush against the surface of the carrier, without there being any void between thesubstrate 32 and thecarrier 10 of the kind described above in relation toFigure 2 . - It is also envisaged that, in cases where the at least one
metal layer 36 comprises a plurality of metal layers in a stack, the shaping of theperipheral part 38 in this way may prevent solder unintentionally coming into contact with, and having an adverse chemical reaction with, the edges of any metal layers located inside the stack. This is because the edges of these layers inside the stack may terminate at a location that is physically removed from the location of the solder. -
Figure 5A shows a one of thesaw lanes 70 between two 32A, 32B in more detail. As withsingulated semiconductor substrates Figure 3D , thesaw lane 70 in this example is roughly the same width as the trenches of the array oftrenches 60 formed in thebackside 24 of thewafer 40 prior to singulation. However, in this example, although thewafer 40 has been singulated along the array oftrenches 60, thesaw lane 70 is not precisely aligned with the trenches. -
Figure 5A demonstrates that there is a degree of tolerance involved in the alignment of thesaw lanes 70 with respect to the location of the trenches. Both 32A, 32B include at least onesubstrates metal layer 36 having aperipheral part 38 that extends towards a plane containing the major surface of that 32A, 32B, and this can prevent burrs located at thesubstrate peripheral part 38 interfering with the mounting of the backside of the 32A, 32B on the surface of a carrier. However, as a consequence of the slight misalignment between thesubstrate saw lane 70 and the trench, the edges of thesubstrate 32A between the backside of thesubstrate 32A theside surface 35A are shaped differently to the edges of thesubstrate 32B between the backside of thesubstrate 32B theside surface 35B. - An edge of the
substrate 32A between the backside of thesubstrate 32A and theside surface 35A includes aprotrusion 42 that extends outwardly from theside surface 35A. Theprotrusion 42 has asurface 44 that extends upwardly (e.g. substantially parallel to theside surface 35A) towards the plane containing the major surface of thesubstrate 32A. In this example, theperipheral part 38 of the at least onemetal layer 36 extends along thesurface 44 and thus itself extends upwardly towards the plane containing the major surface. - On the other hand, an edge of the
substrate 32B between the backside of thesubstrate 32B and theside surface 35B includes a substantially L-shapedstep portion 45 having acorner 46 that points inwards towards a bulk region of thesubstrate 32B. In this example, theperipheral part 38 of the at least onemetal layer 36 extends along the substantially L-shaped step portion, at least as far as thecorner 46. - It will be appreciated that any given
substrate 32 produced by the method described herein may include edges between the backside of thesubstrate 32 side surfaces 35 of the substrate that are shaped and configured in a number of different ways. For instance, it will be appreciated that the 32A, 32B shown insubstrates Figure 5A may each include some edges that include aprotrusion 42 and some edges that include a substantially L-shapedstep portion 45, depending on the local alignment of thesaw lanes 70. - While
Figure 5A demonstrates that there is a degree of tolerance involved in the alignment of thesaw lanes 70 with respect to the location of thetrenches 60, in the context of a saw lane that is of comparable width to thetrenches 60,Figures 5B to 5D demonstrate that this is also true in the context ofsaw lanes 70 that are narrower than thetrenches 60. - For instance, in
Figure 5B , thesaw lane 70, which is narrower than the trench on the backside of the wafer, is well aligned with the trench. Here, theperipheral part 38 of the at least onemetal layer 36 extends towards a plane containing the major surface, as noted previously. - In the example of
Figure 5C , there is some misalignment between thesaw lane 70 and the trench on the backside of the wafer. Nevertheless, each of the 32A, 32B still includes asubstrates peripheral part 38 of the at least onemetal layer 36 extends towards a plane containing the major surface, as noted previously. - In the example of
Figure 5D , there is a larger misalignment between thesaw lane 70 and the trench on the backside of the wafer than shown inFigure 5C . Nevertheless, each of the 32A, 32B still includes asubstrates peripheral part 38 of the at least onemetal layer 36 extends towards a plane containing the major surface, as noted previously. -
Figures 6A to 6D show another example of a method of making a semiconductor device according to an embodiment of this disclosure. - Firstly, in
Figure 6A , there is provided asemiconductor wafer 40, which, as noted above may be a silicon wafer or some other kind of wafer. The major surface of thewafer 40 may includeactive regions 34 of the kind already described. - As shown in
Figure 6A , an array of trenches is formed in the backside of thewafer 40. The trenches described herein may have a depth of around 20µm, although this would depend upon factors such as the overall thickness of the wafer, the thickness of the trenches and the thickness of the saw lanes produced by subsequent singulation. - The trenches may be formed by using, for instance, a
saw blade 90 having a bevelled tip. The bevelled tip can producetrenches 80 that are substantially V-shaped. When thewafer 40 is subsequently singulated along the trenches, this can produce semiconductor substrates having an edge between the backside of the substrate and at least one of the side surfaces of the substrate that slants upwards at an angle 180° > α > 90° relative to a surface normal η of the backside of the substrate. In such examples,peripheral part 38 of the at least onemetal layer 36 on the backside of the substrate can extend along the slanted edge of the substrate, thereby to extend towards the plane containing the major surface of the substrate, to prevent any burrs located at theperipheral part 38 interfering with the mounting of the backside of the substrate on the surface of a carrier. - In another example, as also shown in
Figure 6A , alaser 92 may be used to formtrenches 82 having a curved profile. Trenches of this kind can also be used to ensure that, after singulation, theperipheral part 38 of the at least onemetal layer 36 on the backside of the substrate extends towards the plane containing the major surface of the substrate. - In
Figure 6B , an optional step for rounding off the corners of the trenches may be performed. This step may include using anetchant 94 to etch away the sharp corners of the trenches, to producedtrenches 84 having a rounded profile. Note that this etching step may be applied to trenches formed by any of the methods described above in relation toFigures 3B and6A . Rounding off of the sharp corners of the trenches in this way may reduce flaking and delamination of the peripheral part of the at least on metal layer on each semiconductor substrate after singulation. - Following the optional etching step described above, at least one
metal layer 36 may be deposited on the backside of thewafer 40 as already described above in relation toFigure 3C . The at least onemetal layer 36 extends across the backside of thewafer 40 and coats an inner surface of the trenches. As already noted, in some examples, the at least onemetal layer 36 may comprise a stack including a plurality of metal layers located on the backside of thewafer 40. - The
wafer 40 may then be placed on a dicingtape 50 as shown inFigure 6C . In particular, thewafer 40 may be placed on the dicingtape 50 with the backside facing downwards against the surface of the dicingtape 50. - Next, the
wafer 40 may be singulated, as also illustrated inFigure 6C . The singulation of the wafer may be achieved using asaw blade 96 or by any other suitable method (e.g. by laser sawing). Thewafer 40 is singulated substantially along lines defined by the trenches, as already discussed. In the present example, the saw lanes 70 (seeFigure 6D ) are narrower than the trenches. In such examples, it may not be necessary for the sawing to stop at the point at which the saw lanes meet the tops of the trenches. Due to the relative narrowness of the saw lanes, even in the sawing continues down into dicing tape 50 (as shown inFigure 6D ), any burrs formed by the sawing would still tend to be located away from the backside of each singulated substrate. -
Figure 6D also shows one of thesubstrates 32 formed by the method described above mounted on the surface of acarrier 10 such as a lead frame. Note that in this example, the edges of thesubstrate 32 between the backside and the side surfaces 35 are curved. Note also that theperipheral part 38 of the at least onemetal layer 36 extends along the curved edge of the substrate, and thus extends towards a plane containing the major surface of thesubstrate 32. -
Figure 6D further shows aburr 100 located at theperipheral part 38 of the at least onemetal layer 36 and illustrates that, because theperipheral part 38 extends towards a plane containing the major surface of thesubstrate 32, theburr 100 is physically separated from the backside of thesubstrate 32 and does not interfere with the mounting of thesubstrate 32 on thecarrier 10. - Also shown in
Figure 6D is a portion ofsolder 110 that is used, in this example, to mount thesubstrate 32 on the surface of thecarrier 10. Note that because theperipheral part 38 extends towards a plane containing the major surface of thesubstrate 32, the edges of any metal layer(s) of the at least onemetal layer 36 are physically separated from thesolder 110. For instance, this can prevent thesolder 110 coming into contact with, and potentially having an adverse chemical reaction with, any exposed edges of metal layers located within the stack located on the backside of thesubstrate 32. - In some embodiments, the semiconductor device described herein may be a wafer level chip scale package (WLCSP).
- Accordingly, there has been described a semiconductor device and a method of making the same. The device includes a semiconductor substrate having a major surface, a backside and side surfaces extending between the major surface and the backside. The semiconductor device also includes at least one metal layer extending across the backside of the substrate. A peripheral part of the at least one metal layer located at the edge of the substrate between the backside and at least one of the side surfaces extends towards a plane containing the major surface. This can prevent burrs located at the peripheral part of the at least one metal layer interfering with the mounting of the backside of the substrate on the surface of a carrier.
- Although particular embodiments of this disclosure have been described, it will be appreciated that many modifications/additions and/or substitutions may be made within the scope of the claims.
Claims (15)
- A semiconductor device comprising:a semiconductor substrate having a major surface, a backside and side surfaces extending between the major surface and the backside; andat least one metal layer extending across the backside of the substrate,wherein a peripheral part of the at least one metal layer located at the edge of the substrate between the backside and at least one of the side surfaces extends towards a plane containing the major surface, to prevent burrs located at the peripheral part of the at least one metal layer interfering with the mounting of the backside of the substrate on the surface of a carrier.
- The semiconductor device of claim 1, wherein an edge of the substrate between the backside and at least one of the side surfaces is curved, and wherein the peripheral part of the at least one metal layer extends along the curved edge of the substrate.
- The semiconductor device of claim 1 or claim 2, wherein an edge of the substrate between the backside and at least one of the side surfaces slants upwards at an angle 180° > α > 90° relative to a surface normal of the backside, and wherein the peripheral part of the at least one metal layer extends along the slanted edge of the substrate.
- The semiconductor device of any preceding claim, wherein an edge of the substrate between the backside and at least one of the side surfaces includes a substantially L-shaped step portion having a corner pointing inwards towards a bulk region of the substrate, and wherein the peripheral part of the at least one metal layer extends along the substantially L-shaped step portion.
- The semiconductor device of any preceding claim, wherein an edge of the substrate between the backside and at least one of the side surfaces includes a protrusion that extends outwardly from the side surface and that has a surface that extends upwardly towards the plane containing the major surface, and wherein the peripheral part of the at least one metal layer extends along the surface that extends upwardly towards the plane containing the major surface.
- The semiconductor device of any preceding claim, wherein the substrate comprises one or more active components located at the major surface.
- The semiconductor device of any preceding claim, wherein the at least one metal layer comprises a stack of metal layers located on the backside of the substrate.
- A wafer level chip scale package comprising the semiconductor device of any preceding claim.
- A method of making a semiconductor device, the method comprising:providing a semiconductor wafer having a major surface and a backside;forming an array of trenches in the backside of the substrate;depositing at least one metal layer on the backside of the wafer, wherein the at least one metal layer extends across the backside of the wafer and coats an inner surface of the trenches; andsingulating the wafer substantially along lines defined by the trenches, wherein said singulation produces a plurality of semiconductor devices, each device comprising:a semiconductor substrate having a major surface corresponding to the major surface of the wafer, a backside corresponding to the backside of the wafer and side surfaces extending between the major surface of the substrate and the backside of the substrate; andat least one metal layer extending across the backside of the substrate,wherein a peripheral part of the at least one metal layer located at the edge of each substrate between the backside and at least one of the side surfaces extends towards a plane containing the major surface of the substrate, to prevent burrs located at the peripheral part of the at least one metal layer interfering with the mounting of the backside of the substrate on the surface of a carrier, andwherein the peripheral part of the at least one metal layer of each substrate corresponds to a part of the at least one metal layer on the backside of the wafer coating the an inner surface of the trenches.
- The method of claim 9, wherein at least some of the trenches have rounded corners.
- The method of claim 9 or claim 10, wherein at least some of the trenches are substantially V-shaped.
- The method of any of claims 9 to 11, wherein at least some of the trenches are substantially rectangular.
- The method of any of claims 9 to 12, wherein singulating the wafer comprises sawing the wafer from the major surface of the wafer downwards until the sawing meets the array of trenches in the backside of the substrate.
- The method of any of claims 9 to 13, wherein singulating the wafer substantially along lines defined by the trenches comprises sawing the wafer using saw lanes having a width that is smaller than a lateral width of the trenches.
- The method of any of claims 9 to 14, comprising mounting the backside of the substrate of at least some of the semiconductor devices on the surface of a carrier.
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| EP15195639.8A EP3171400A1 (en) | 2015-11-20 | 2015-11-20 | Semiconductor device and method of making a semiconductor device |
| US15/342,285 US11011446B2 (en) | 2015-11-20 | 2016-11-03 | Semiconductor device and method of making a semiconductor device |
| CN201610984852.8A CN107017216B (en) | 2015-11-20 | 2016-11-09 | Semiconductor device and method for manufacturing semiconductor device |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| EP15195639.8A EP3171400A1 (en) | 2015-11-20 | 2015-11-20 | Semiconductor device and method of making a semiconductor device |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| EP3171400A1 true EP3171400A1 (en) | 2017-05-24 |
Family
ID=54695575
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| EP15195639.8A Withdrawn EP3171400A1 (en) | 2015-11-20 | 2015-11-20 | Semiconductor device and method of making a semiconductor device |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US11011446B2 (en) |
| EP (1) | EP3171400A1 (en) |
| CN (1) | CN107017216B (en) |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE102017113949A1 (en) * | 2017-06-23 | 2018-12-27 | Osram Opto Semiconductors Gmbh | Process for the production of optoelectronic semiconductor chips and optoelectronic semiconductor chip |
| US12136587B2 (en) | 2018-07-31 | 2024-11-05 | Texas Instruments Incorporated | Lead frame for a die |
| US11387130B2 (en) * | 2019-01-25 | 2022-07-12 | Semiconductor Components Industries, Llc | Substrate alignment systems and related methods |
| DE102021109003B4 (en) * | 2021-04-12 | 2022-12-08 | Infineon Technologies Ag | Chip separation method assisted by backside trench and adhesive therein and electronic chip |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5872396A (en) * | 1994-10-26 | 1999-02-16 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with plated heat sink |
| US5998234A (en) * | 1996-03-29 | 1999-12-07 | Denso Corporation | Method of producing semiconductor device by dicing |
| US20060113637A1 (en) * | 2004-11-11 | 2006-06-01 | Yamaha Corporation | Semiconductor device, semiconductor wafer, chip size package, and methods of manufacturing and inspection therefor |
| WO2008157779A2 (en) * | 2007-06-20 | 2008-12-24 | Vertical Circuits, Inc. | Three-dimensional circuitry formed on integrated circuit device using two- dimensional fabrication |
| US20120034760A1 (en) * | 2010-08-05 | 2012-02-09 | Berthold Schuderer | Metallization for Chip Scale Packages in Wafer Level Packaging |
Family Cites Families (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7129114B2 (en) * | 2004-03-10 | 2006-10-31 | Micron Technology, Inc. | Methods relating to singulating semiconductor wafers and wafer scale assemblies |
| JP2006140276A (en) * | 2004-11-11 | 2006-06-01 | Yamaha Corp | Semiconductor wafer and semiconductor device using the same and chip size package, and semiconductor wafer manufacturing method and semiconductor wafer testing method |
| US8373664B2 (en) * | 2006-12-18 | 2013-02-12 | Cypress Semiconductor Corporation | Two circuit board touch-sensor device |
| JP5621334B2 (en) * | 2010-06-10 | 2014-11-12 | 富士電機株式会社 | Semiconductor device and manufacturing method of semiconductor device |
| US8895363B2 (en) | 2013-03-15 | 2014-11-25 | Nxp B.V. | Die preparation for wafer-level chip scale package (WLCSP) |
-
2015
- 2015-11-20 EP EP15195639.8A patent/EP3171400A1/en not_active Withdrawn
-
2016
- 2016-11-03 US US15/342,285 patent/US11011446B2/en active Active
- 2016-11-09 CN CN201610984852.8A patent/CN107017216B/en active Active
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5872396A (en) * | 1994-10-26 | 1999-02-16 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with plated heat sink |
| US5998234A (en) * | 1996-03-29 | 1999-12-07 | Denso Corporation | Method of producing semiconductor device by dicing |
| US20060113637A1 (en) * | 2004-11-11 | 2006-06-01 | Yamaha Corporation | Semiconductor device, semiconductor wafer, chip size package, and methods of manufacturing and inspection therefor |
| WO2008157779A2 (en) * | 2007-06-20 | 2008-12-24 | Vertical Circuits, Inc. | Three-dimensional circuitry formed on integrated circuit device using two- dimensional fabrication |
| US20120034760A1 (en) * | 2010-08-05 | 2012-02-09 | Berthold Schuderer | Metallization for Chip Scale Packages in Wafer Level Packaging |
Also Published As
| Publication number | Publication date |
|---|---|
| CN107017216B (en) | 2021-12-03 |
| US20170148697A1 (en) | 2017-05-25 |
| US11011446B2 (en) | 2021-05-18 |
| CN107017216A (en) | 2017-08-04 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN106549003B (en) | Through-substrate via structure and method of fabricating the same | |
| US7781310B2 (en) | Semiconductor die singulation method | |
| CN102157397B (en) | Form method and the semiconductor element of electromagnetic protection semiconductor element | |
| US7511379B1 (en) | Surface mountable direct chip attach device and method including integral integrated circuit | |
| US11011446B2 (en) | Semiconductor device and method of making a semiconductor device | |
| US10720495B2 (en) | Semiconductor device and manufacturing method thereof | |
| CN102810517B (en) | The method of semiconductor wafer and manufacture semiconductor wafer | |
| US10643856B2 (en) | Method for fabricating laterally insulated integrated circuit chips | |
| US9455192B2 (en) | Kerf preparation for backside metallization | |
| US7655539B2 (en) | Dice by grind for back surface metallized dies | |
| CN103094170B (en) | For separating the method for multiple nude film and for separating the process equipment of multiple nude film | |
| JP5269799B2 (en) | Wafer via formation | |
| EP3444838B1 (en) | Semiconductor package including a semiconductor die whose faces are all covered with molding material and related methods | |
| JP2008072063A (en) | Manufacturing method of semiconductor device | |
| CN106505000A (en) | Manufacture the method for multiple semiconductor devices | |
| US9553021B2 (en) | Method for processing a wafer and method for dicing a wafer | |
| CN103489829A (en) | Wafer processing method, wafer and semiconductor manufacturing method | |
| US20180218991A1 (en) | Methods of forming integrated circuit structure for joining wafers and resulting structure | |
| CN105580145A (en) | Optoelectronic semiconductor chip, semiconductor component and method for producing optoelectronic semiconductor chips | |
| US10636759B2 (en) | Methods of forming integrated circuit structure for joining wafers and resulting structure | |
| US10937922B2 (en) | Method for the self-adjusted exposure of side surfaces of a semiconductor body | |
| US10461031B2 (en) | Method for patterning a power metallization layer, electronic device and method for processing an electronic device | |
| EP4345872A1 (en) | A method of singulation of dies from a wafer | |
| JP2010245571A (en) | Manufacturing method of semiconductor device | |
| US20180166388A9 (en) | Semiconductor susbtrate with electrically isolating dielectric partition |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
| AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
| AX | Request for extension of the european patent |
Extension state: BA ME |
|
| STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
| 18D | Application deemed to be withdrawn |
Effective date: 20171125 |