EP1506613B1 - Circuit arrangement for a resonant converter and method of operating said converter - Google Patents
Circuit arrangement for a resonant converter and method of operating said converter Download PDFInfo
- Publication number
- EP1506613B1 EP1506613B1 EP03722908A EP03722908A EP1506613B1 EP 1506613 B1 EP1506613 B1 EP 1506613B1 EP 03722908 A EP03722908 A EP 03722908A EP 03722908 A EP03722908 A EP 03722908A EP 1506613 B1 EP1506613 B1 EP 1506613B1
- Authority
- EP
- European Patent Office
- Prior art keywords
- current
- switch
- switches
- voltage
- circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000000034 method Methods 0.000 title claims description 23
- 230000001419 dependent effect Effects 0.000 claims abstract description 9
- 239000003990 capacitor Substances 0.000 claims abstract description 4
- 230000001965 increasing effect Effects 0.000 claims description 7
- 230000001960 triggered effect Effects 0.000 claims description 2
- 230000003044 adaptive effect Effects 0.000 claims 8
- 230000001939 inductive effect Effects 0.000 description 18
- 238000010586 diagram Methods 0.000 description 12
- 230000003247 decreasing effect Effects 0.000 description 8
- 230000003071 parasitic effect Effects 0.000 description 7
- 230000001276 controlling effect Effects 0.000 description 6
- 238000012546 transfer Methods 0.000 description 6
- 230000007423 decrease Effects 0.000 description 5
- 238000007599 discharging Methods 0.000 description 3
- 238000009499 grossing Methods 0.000 description 3
- 230000006978 adaptation Effects 0.000 description 2
- 230000000903 blocking effect Effects 0.000 description 2
- 230000006378 damage Effects 0.000 description 2
- 230000001681 protective effect Effects 0.000 description 2
- 238000009795 derivation Methods 0.000 description 1
- 230000001627 detrimental effect Effects 0.000 description 1
- 230000008030 elimination Effects 0.000 description 1
- 238000003379 elimination reaction Methods 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 230000006698 induction Effects 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 238000012544 monitoring process Methods 0.000 description 1
- 239000013641 positive control Substances 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 238000011084 recovery Methods 0.000 description 1
- 230000001105 regulatory effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/08—Circuits specially adapted for the generation of control voltages for semiconductor devices incorporated in static converters
- H02M1/083—Circuits specially adapted for the generation of control voltages for semiconductor devices incorporated in static converters for the ignition at the zero crossing of the voltage or the current
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/10—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M3/145—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M3/155—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/156—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
- H02M3/158—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
- H02M3/1588—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load comprising at least one synchronous rectifier element
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05B—ELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
- H05B41/00—Circuit arrangements or apparatus for igniting or operating discharge lamps
- H05B41/14—Circuit arrangements
- H05B41/26—Circuit arrangements in which the lamp is fed by power derived from DC by means of a converter, e.g. by high-voltage DC
- H05B41/28—Circuit arrangements in which the lamp is fed by power derived from DC by means of a converter, e.g. by high-voltage DC using static converters
- H05B41/282—Circuit arrangements in which the lamp is fed by power derived from DC by means of a converter, e.g. by high-voltage DC using static converters with semiconductor devices
- H05B41/2825—Circuit arrangements in which the lamp is fed by power derived from DC by means of a converter, e.g. by high-voltage DC using static converters with semiconductor devices by means of a bridge converter in the final stage
- H05B41/2828—Circuit arrangements in which the lamp is fed by power derived from DC by means of a converter, e.g. by high-voltage DC using static converters with semiconductor devices by means of a bridge converter in the final stage using control circuits for the switching elements
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05B—ELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
- H05B41/00—Circuit arrangements or apparatus for igniting or operating discharge lamps
- H05B41/14—Circuit arrangements
- H05B41/26—Circuit arrangements in which the lamp is fed by power derived from DC by means of a converter, e.g. by high-voltage DC
- H05B41/28—Circuit arrangements in which the lamp is fed by power derived from DC by means of a converter, e.g. by high-voltage DC using static converters
- H05B41/282—Circuit arrangements in which the lamp is fed by power derived from DC by means of a converter, e.g. by high-voltage DC using static converters with semiconductor devices
- H05B41/285—Arrangements for protecting lamps or circuits against abnormal operating conditions
- H05B41/2851—Arrangements for protecting lamps or circuits against abnormal operating conditions for protecting the circuit against abnormal operating conditions
- H05B41/2856—Arrangements for protecting lamps or circuits against abnormal operating conditions for protecting the circuit against abnormal operating conditions against internal abnormal circuit conditions
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/0048—Circuits or arrangements for reducing losses
- H02M1/0054—Transistor switching losses
- H02M1/0058—Transistor switching losses by employing soft switching techniques, i.e. commutation of transistors when applied voltage is zero or when current flow is zero
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02B—CLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
- Y02B20/00—Energy efficient lighting technologies, e.g. halogen lamps or gas discharge lamps
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02B—CLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
- Y02B70/00—Technologies for an efficient end-user side electric power management and consumption
- Y02B70/10—Technologies improving the efficiency by using switched-mode power supplies [SMPS], i.e. efficient power electronics conversion e.g. power factor correction or reduction of losses in power supplies or efficient standby modes
Definitions
- the invention relates to a circuit arrangement for a converter with switches for chopping a DC voltage U1 into a chopped DC voltage U3, comprising control means for controlling the switch-on times of the switches, in which switch-on times of the switches alternate with each other and are separated from each other by dead-time phases, and circuit elements comprising a resonant circuit having at least one capacitor and at least one coil for converting the chopped DC voltage U3 into an output voltage U2.
- the invention also relates to a method of switching the switches in such a circuit arrangement.
- Converters with resonant circuit elements are generally used for supplying a load connected to its output with a DC voltage or a DC current. They may be used in versatile ways and are particularly used for operating gas discharge lamps, display screens, audio apparatuses, televisions, video recorders or in the automobile technique. Resonant converters may be formed as AC/AC, DC/AC, AC/DC or DC/DC converters.
- a DC voltage U1 is chopped into a chopped DC voltage U3 by means of a bridge circuit or half bridge circuit consisting of switches.
- the chopped DC voltage is applied to circuit means having at least one inductive and one capacitive resonant circuit element, i.e. with inductive and capacitive reactance components, such that an AC current flows in the circuit means in the case of operation proximate to the resonance frequency, which DC current is approximately sinusoidal, for example, in circuit means having exactly one inductive and exactly one capacitive resonant circuit element.
- This AC current is then rectified and smoothed to an output voltage U2 as a power supply voltage for a load connected to the converter.
- the load is operated with an AC voltage, thus without any rectifiers, (for example, induction heating).
- Resonant converters can be operated at high switching frequencies so that, in comparison with the possible power supply, apparatuses having a small volume and a light weight can be built.
- ZVS operation Zinc Voltage Switching
- MOSFETs Metal-oxide-semiconductor-semiconductor-semiconductor-semiconductor-semiconductor-semiconductor-semiconductor-semiconductor-semiconductor-semiconductor-semiconductor-semiconductor-semiconductor-s.
- dead-time phases should be realized in which all switches of the relevant half bridge are switched off (i.e. in the non-conducting state).
- the dead-time phases should be adapted to the area of operation of the converter.
- Known control ICs such as, for example, the STR-Z4000 series of the firm of Allegro-Sanken or the controller IC MC 34067 of Motorola do not provide the possibility of automatic adaptation and can therefore ensure ZVS operation only within limited areas. Outside these areas, they can no longer ensure a reliable ZVS operation.
- mismatching the dead-time phases and a resultant elimination of the ZVS operation the switching losses are increased, which may lead to destruction of the switches in extreme cases.
- the switching of the switches at a capacitive load is to be particularly avoided.
- a converter circuit arrangement of the type described in the opening paragraph is known from EP 0 430 358 A1.
- the phase difference between the voltage applied to the circuitry and the current flowing in the circuit arrangement is indirectly monitored by monitoring the current flowing in the circuitry. In this mode of determining the converter load, it is detrimental that the phase difference determination is elaborate from a circuit technical point of view and that the measurements are subject to losses.
- Another converter circuit arrangement determining the type of converter load is known from DE 199 61 227 Al.
- the voltages at the switching elements are compared to a voltage threshold. If a capacitive load is detected the operation of the converter circuit arrangement is aborted. The restart of the operation leads to a disadvantageous disturbance of the normal operation.
- a circuit arrangement is known from DE 199 25 490 in which the voltage at one of the switches and possibly also the voltage gradient dU/dt is measured for determining the type of converter load in a dead-time phase before switching on, and is compared with a threshold value so as to control the dead times between the switch-on times of the switches.
- This has the drawback that the operation of the converter at a capacitive load is only determined at the switch-on instant at the end of the dead time and thus not until after the load is already capacitive. In such a case, the switching cycle must be interrupted and reinitiated, which may cause disturbances.
- control means comprise a comparator which compares a value dependent on the current I flowing in the resonant circuit with a threshold value, and in that the circuit means control the switching of the switches in dependence upon the comparison result.
- the object is also solved in that means for determining the current gradient dI/dt of the current I flowing in the resonant circuit are provided, in that the control means comprise a comparator which compares a value dependent on the current gradient dI/dt with a threshold value, and the circuit means control the switching of the switches in dependence upon the comparison result.
- the object is also solved by means of a method in which:
- An essential fundamental aspect of the invention is that, with the determination of the current I flowing in the resonant circuit and/or the current gradient dI/dt, it is possible at any instant to determine a value for the energy in the resonant circuit or the charge in the inductive mode of operation, and thus to determine at which instant a switch should be switched off at the latest in order that the switch-on process for the subsequent switch is not performed in the capacitive mode of operation.
- the energy/charge remaining in the inductive mode of operation must be large enough when switching off the switches so as to ensure that the relevant subsequent switch is switched on again in the ZVS operation.
- the circuit arrangement according to the invention provides the particular possibility of checking the switch-on release of a subsequent switch already before the start of the dead time and hence before the instantaneously active switch is switched off, so that the reliability of operation of the converter is significantly enhanced.
- control means supply a signal at the latest for switching off the active (switched-on) switch, as soon as they have received a signal from the comparator indicating that the given value for the energy/charge remaining in the inductive mode has reached the threshold value, or the subsequent switch is prevented from being switched-on when the comparator has supplied a signal indicating that the value for the energy/charge remaining in the inductive mode of operation has fallen below the threshold value.
- a switch is usually not switched on directly at the instant when the switch receives a switch-on signal, but when the switching process has been terminated after a given time delay.
- the method may be optionally implemented in such a way that a switch can still be switched on when the current I has reached the first threshold value but has not yet exceeded or fallen below this value, or in such a way that the switch can no longer be switched on when the current I has reached the first threshold value.
- the means for measuring the current I and/or the current gradient dI/dt may be arranged in the resonant circuit, at which a measuring point is sufficient. The means should then be suitable for processing both positive and negative measuring values and for forming values for negative measuring values.
- the means for measuring the current I and/or the current gradient dI/dt may also be provided on the switches of a half bridge or on the switch pairs of a full bridge circuit. In this case, two measuring points are required, for which the means for measuring the current I should then be able to process only positive signals.
- a resistor or a current transformer as well as current-sense FETs can be used in both cases as means for measuring the current I and/or the current gradient dI/dt.
- the current I and/or the current gradient dI/dt can be comparatively easily tapped via its drain source voltage in a further preferred embodiment of the invention.
- switch-off of the active switch can be triggered in a preferred embodiment of the method at the latest when the threshold value has been reached so that the switch-on process for the subsequent switch is timely initiated before the energy/charge available for recharging the capacitances falls below the at least required energy/charge in the inductive mode of operation.
- a switch-on of the subsequent switch can be prevented after the value has fallen below the threshold value, and in each case, a switch-on of a switch can be prevented in the capacitive mode of operation.
- the method according to the invention for switching the switches in a circuit arrangement is further preferably implemented in such a way that the threshold value is adjusted in dependence upon the input voltage U1, which is raised with an increasing input voltage U1. Since the required energy/charge for charging or discharging the parasitic and possibly external capacitance in the resonant circuit increases with an increasing input voltage U1, it will thus be possible to adapt the threshold value to the load condition.
- the block diagram in Fig. 1 shows a load-resonant converter, here a power supply unit, with a circuit block 1 for converting a DC input voltage U1 into an output voltage U2, here a DC voltage, which is used for supplying a load represented by a circuit block 3.
- the input voltage U1 is generated in the conventional manner for power supply units, for example, by rectifying an AC voltage of an AC voltage mains 4 by means of a circuit block 2.
- Fig. 2 shows in a more detailed way the essential elements of a converter as shown in Fig. 1.
- the DC input voltage U1 is present at a half bridge of series-arranged switches S 1 and S2, which chop the DC voltage U1.
- the switches S 1 and S2 are MOSFET transistors in this case, which comprise body diodes D and D2 each being arranged anti-parallel to the corresponding switches S 1 and S2.
- a capacitance Cp at which a chopped DC voltage U3 decreases during operation of the converter 1 is arranged parallel to the switch S2.
- the capacitance Cp need not necessarily be an external component but it may be exclusively the output capacitance C iss of the MOSFET transistors, which are present anyway.
- the chopped DC voltage U3 is applied to a circuit configuration 6, which comprises resonant circuit elements and generates a DC output voltage U2.
- the circuit configuration 6 comprises a capacitance Cr and an inductance Lr, arranged in series, as resonant circuit elements.
- a rectifier arrangement 7 is arranged in the direction of the converter output, which rectifier arrangement rectifies a current I flowing through the resonant circuit elements Cr and Lr and, as usual, applies it to a smoothing capacitance C arranged at the output, from which smoothing capacitance the DC output voltage U2 can be tapped.
- the DC output voltage U2 is present at a load R, which is shown as an ohmic resistor in this case.
- the converter 1 may, however, also be used for supplying an AC voltage instead of a DC voltage. In such a case, rectification by a rectifier arrangement and a smoothing capacitor is not required and the output voltage would be equal to the AC voltage decreasing at the rectifier arrangement 7 in the embodiment shown in Fig. 2.
- a control unit 5 for controlling switching-on and switching-off of the switches S1, S2 is provided.
- an ohmic resistor W1, W2 Arranged in series with each of the switches S1, S2 is an ohmic resistor W1, W2 from which the decreasing voltage U W1 or U W2 is tapped by the control unit 5.
- an ohmic resistor arranged in the resonant circuit may also be used.
- current transformers or current-sense FETs for determining the current I flowing during a dead-time phase and/or the current gradient dI/dt can be used, whose signals are then tapped accordingly by the control unit 5.
- the upper one of the three diagrams shown in Fig. 3a represents the difference
- the control voltages U G1 and U G2 serving as control signals for controlling the switches S1 and S2 represent corresponding gate voltages of the MOSFET transistors. There is a dead-time phase, denoted by T tot , whenever the difference between the values of the control voltages is zero.
- T on When the switch S1 is transferred to the switched-on state by applying a suitable control voltage U G1 to the control input of the switch, the time intervals denoted by T on (S1) are present. In these time intervals, the control voltage U G2 is zero so that the switch S2 is switched off. The time intervals in which the switch S2 is switched on and the switch S1 is switched off are denoted by T on (S2). During these time intervals, a control voltage U G2 , which is different from zero and causes the switch S2 to switch on is applied to the control input of the switch S2. Within these time intervals, the control voltage U G1 is zero.
- the central diagram in Fig. 3 a shows the variation with respect to time of the current flowing through the resonant circuit elements C r and L r .
- the lower diagram in Fig. 3 a shows the variation with respect to time of the voltage U3 present at the parasitic capacitance C p .
- the time axes of the three diagrams with the time t are plotted on the same scale.
- a time interval T on (S1) with the switch S 1 switched on and the switch S2 switched off is thereby initiated.
- Ton (S1) is initiated, in which the control voltage U G1 is set to zero.
- This leads to a discharge process at the gate electrode of the MOSFET transistor used for realizing the switch S 1.
- this discharge process has been terminated to such an extent that the switch S1 starts blocking, i.e. it changes over to the switched-off state so that the current I which is positive at this instant leads to a discharge of the capacitance Cp and hence to a decrease of the voltage U3.
- the voltage U3 has reached the value of zero so that, from this instant, the diode D2 starts conducting and the switch S2 can be switched off below a switching voltage U S2 of about 0 volt (at the diode forward voltage), which actually happens at the instant t9 a short time after a corresponding control voltage U G2 has been applied.
- a time interval T on (S2) starts from this instant at which the switch S2 is switched on and the switch S1 is switched off.
- dead-time phase T tot between the instants t0 and t4 and between the instants t5 and t9, during which dead-time phase both the control voltage U G1 and the control voltage UG2 are zero so that control voltages operating as switch-off control signals are provided.
- the dead-time phases T tot are adjusted in such a way that ZVS operation is possible.
- the shaded areas represent a measure of the available charge for recharging the capacitance C p . In the case shown in Fig. 3a, the available charge is present to a sufficient extent.
- the state of operation shown by means of the variations with respect to time in Fig. 3a represents, for example, an inductive load, i.e. the current I lags with respect to the first harmonic of the voltage U3.
- ZVS operation of the converter 1 is possible in so far as sufficient inductively stored energy is available for the transfer.
- Fig. 3b shows, by way of example, corresponding variations with respect to time for a capacitive load.
- the current I leads with respect to the first harmonic of the voltage U3.
- ZVS operation of the converter 1 is no longer possible.
- the switch S2 is switched off.
- the current I is then positive so that a gradual charging of the capacitance C p up to the voltage U1 (as in the case shown in Fig. 3a between the instants t1 and t2) is not possible due to the current I which is constantly driven on by the energy stored in the inductance L r , but the current continues to flow instead through the diode D2.
- the voltage U3 is abruptly raised from zero to the value U1 at the instant t4 at which the switch S1 is switched on, i.e. the full voltage having the value of U1 is still present at this switch S1 when it is switched on.
- the switch S2 is not switched on in the voltageless state in the capacitive load, because the voltage U3 still has the value U1 at the instant t9 at which the switch S2 is switched on, which value is abruptly decreased to zero.
- the capacitive load high switching losses are produced (and corresponding large values for the product of the current I and the switch voltages U S1 , and U S2 at the instants t4 and t9, respectively) in the switches S1 and S2 which are here formed as MOSFET transistors, which may even lead to a destruction of the switches. In the present circuit arrangement, switching is certainly avoided in the case of a capacitive load.
- Fig. 3c shows diagrammatically a section of the upper diagram of Fig. 3a, representing the dead time after the switch S1 has been switched off.
- the shaded area is a comparatively good measure of the energy/charge available for ZVS operation.
- Fig. 4 shows a configuration of an embodiment according to the invention for the control unit 5. It comprises a half bridge control 11, two control circuits 12, 12' and a controller 13.
- the control unit 5 has its own control circuit 12, 12' for each switch S1, S2, in which the voltage U W1 decreasing at the resistor W1 is present at the input of the control circuit 12 and the voltage U W2 decreasing at the resistor W2 is present at the input of the control circuit 12'.
- the control circuits 12 and 12' make the signals "ZVS S2 possible” and “S 1 off allowed” or "ZVS S1 possible” and “S2 off allowed” available at their outputs 1 and 2 so as to inform the half bridge control whether there is sufficient energy/charge for zero voltage switching of switches S2 and S1, respectively, and whether the switches S2 and S I can be switched off.
- the control circuits 12, 12' thus operate as protective circuits, which ensure a reliable ZVS operation, particularly in the normal mode of operation, after which the load resonant converter has started up.
- this protective circuit should be deactivated, or its signals should not be taken into account by the half bridge control 11 in order that this does not disturb a start-up of the load resonant converter.
- the controller 13 In dependence upon the voltage U 2 present at its input 1, the controller 13 generates control signals for the required frequency and the duty cycle at which the switches S1, S2 should be switched. These signals are present at the outputs of the controller 13.
- the half bridge circuit 11 In dependence upon the signals of the control circuits 12, 12', the frequency signal and/or the duty cycle signal of the controller 13, as well as upon a regulating value for the instantaneous dead time T tot , which are present at the inputs of the half bridge circuit 11, the half bridge circuit 11 generates the control voltages U G1 and U G2 present at its outputs for the purpose of switching the switches S1 and S2.
- the control unit 5 with the control circuits 12 and 12' may be realized in a single IC together with the controller 13 and the half bridge circuit 11, as is shown. It is particularly also possible to realize the control circuits 12 and 12' by means of a single control circuit and then doubly utilizing control circuit parts by multiplexing the voltages U W1 and U W2 . Similarly as the half bridge circuit 11 and the controller 13, the control circuits 12 and 12' may also be realized by means of separate ICs.
- Fig. 5 shows the fundamental structure of a preferred embodiment of the control circuit 12 used for controlling the switch S1 in a block diagram, with a functional block 21, 22, an estimation device 23, a threshold matching device 24, a comparator 25 and a circuit block 26.
- the functional block 21, 22 incorporates a combined measuring and evaluating device which determines the current I flowing through the switch S 1 from the voltage U W1 tapped from the resistor W1 and passes on a signal, equivalent to the current I, to an estimation device 23. Additionally, the low-pass filtered current gradient dI/dt can be determined from the voltage U W1 tapped from the resistor W1 and a signal equivalent thereto can be passed on to the estimation device 23. The estimation device 23 determines the energy/charge from the input values, which energy/charge is available for recharging the parasitic switch capacitances as well as C p .
- the threshold matching circuit 24 generates a signal, which corresponds to the minimal energy/minimal charge required for recharging the parasitic switch capacitances as well as the capacitance C p . To this end, it adapts a nominal value at its input I to the input voltage U 1 , in which the threshold value is raised with an increasing input voltage U1 because the required energy/charge for charging or discharging the parasitic capacitance in the resonant circuit increases with an increasing input voltage U 1 and is decreased accordingly when the input voltage U1 decreases.
- the threshold value can be adjusted in dependence upon the switching frequency of the switches S1, S2 and/or in dependence upon the load present at the converter. During operation, the threshold value can thus be adapted to the working point of the converter 1.
- the comparator 25 checks whether the value for the energy/charge determined by the estimation device 23 is larger than the threshold value predetermined by the threshold matching circuit 24 so that a zero voltage switch-on of the next switch is possible, in which it generates a logic "one" (corresponds to "ZVS S2 possible”) in this case.
- the input signals which are proportional to the current I and possibly the current gradient dI/dt are applied to the circuit block 26 which performs a validity check and checks whether the switch-off of the instantaneously switched-on switch is principally allowed, and generates a corresponding output signal.
- criteria for validity check may be, for example:
- Switching S 1 off I>0, dI/dt ⁇ 0, T on >T min , A>A min or a sub-combination of these criteria (in a corresponding manner, the criteria for switching off S2 in a circuit block of a control circuit 12' are: I ⁇ 0, dI/dt > 0, T on >T min, A>A min or a sub-combination of these criteria).
- Both the absolute value of the current I and the absolute value of the current I in connection with the current gradient dI/dt (and also the current gradient d/dt I(t) when knowing the transfer function of the resonant circuit or its elements, and estimation of the current I correlating with the current gradient d/dt (I(t) by an estimation device) are a measure of the available energy/charge for causing the voltage U3 to increase via charging of the parasitic switch capacitances including Cp to the input voltage U1, which is necessary for switching on the switch S1 in the ZVS operation, and they are also a measure of the available energy/charge for causing the voltage U3 to decrease by complete discharging of the parasitic capacitance Cp to the value of zero which is necessary for switching on the switch S2 in the ZVS operation.
- the threshold value predetermines a limit at which the available residual energy/residual charge is still reliably sufficient to ensure a switch-over of the switches S1, S2 in the ZVS operation.
- Fig. 6 shows a transfer function A(f) showing the variation of the quotient U2/U3 in dependence upon the frequency f.
- the transfer function A(f) has its maximum.
- the capacitive load is provided.
- Frequencies higher than f r correspond to states of converter operation with in inductive converter load. Accordingly, the converter is to be operated at frequencies f above the resonance frequency f r . It will be evident from Fig.
- the capacitive mode of operation (range I) should also be avoided because the control mechanisms customarily used for controlling the converter output voltage U2 no longer react.
- the value of A(f) decreases with a decreasing frequency in the range 1 so that there is a positive feedback, preventing control of the output voltage U2, instead of a negative feedback as in range II (increasing values of A(f) with a decreasing frequency f).
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Dc-Dc Converters (AREA)
- Inverter Devices (AREA)
- Magnetic Resonance Imaging Apparatus (AREA)
Abstract
Description
- The invention relates to a circuit arrangement for a converter with switches for chopping a DC voltage U1 into a chopped DC voltage U3, comprising control means for controlling the switch-on times of the switches, in which switch-on times of the switches alternate with each other and are separated from each other by dead-time phases, and circuit elements comprising a resonant circuit having at least one capacitor and at least one coil for converting the chopped DC voltage U3 into an output voltage U2. The invention also relates to a method of switching the switches in such a circuit arrangement.
- Converters with resonant circuit elements, referred to as resonant converters, are generally used for supplying a load connected to its output with a DC voltage or a DC current. They may be used in versatile ways and are particularly used for operating gas discharge lamps, display screens, audio apparatuses, televisions, video recorders or in the automobile technique. Resonant converters may be formed as AC/AC, DC/AC, AC/DC or DC/DC converters.
- Within resonant converters of the type described in the opening paragraph, a DC voltage U1 is chopped into a chopped DC voltage U3 by means of a bridge circuit or half bridge circuit consisting of switches. The chopped DC voltage is applied to circuit means having at least one inductive and one capacitive resonant circuit element, i.e. with inductive and capacitive reactance components, such that an AC current flows in the circuit means in the case of operation proximate to the resonance frequency, which DC current is approximately sinusoidal, for example, in circuit means having exactly one inductive and exactly one capacitive resonant circuit element. This AC current is then rectified and smoothed to an output voltage U2 as a power supply voltage for a load connected to the converter. However, other applications are also feasible, in which the load is operated with an AC voltage, thus without any rectifiers, (for example, induction heating). By adapting the switching frequency for the switches, an adaptation to load changes and input voltage fluctuations can be performed.
- Resonant converters can be operated at high switching frequencies so that, in comparison with the possible power supply, apparatuses having a small volume and a light weight can be built.
- In resonant converters, a so-called ZVS operation (Zero Voltage Switching) is aimed at for reducing the number of components and for avoiding switching losses, for which customarily but not necessarily MOSFETs are used as switches. In this context, ZVS operation is understood to mean switching on of the switches (transferring them to the conducting state) at a minimal switch voltage, preferably near zero volt. To provide the possibility of ZVS operation, dead-time phases should be realized in which all switches of the relevant half bridge are switched off (i.e. in the non-conducting state).
- To ensure ZVS operation in different areas of operation of the converter, the dead-time phases should be adapted to the area of operation of the converter. Known control ICs such as, for example, the STR-Z4000 series of the firm of Allegro-Sanken or the controller IC MC 34067 of Motorola do not provide the possibility of automatic adaptation and can therefore ensure ZVS operation only within limited areas. Outside these areas, they can no longer ensure a reliable ZVS operation. When mismatching the dead-time phases and a resultant elimination of the ZVS operation, the switching losses are increased, which may lead to destruction of the switches in extreme cases.
- To avoid such switching losses, the switching of the switches at a capacitive load is to be particularly avoided. To avoid the switching at a capacitive load, i.e. in the capacitive mode of operation, it is known to provide means for determining the type of converter load (inductive or capacitive) so as to prevent the switching-on of the element to be switched in the case of a capacitive load.
- A converter circuit arrangement of the type described in the opening paragraph is known from
EP 0 430 358 A1. To avoid switching at a capacitive load, the phase difference between the voltage applied to the circuitry and the current flowing in the circuit arrangement is indirectly monitored by monitoring the current flowing in the circuitry. In this mode of determining the converter load, it is detrimental that the phase difference determination is elaborate from a circuit technical point of view and that the measurements are subject to losses. - Another converter circuit arrangement determining the type of converter load is known from DE 199 61 227 Al. The voltages at the switching elements are compared to a voltage threshold. If a capacitive load is detected the operation of the converter circuit arrangement is aborted. The restart of the operation leads to a disadvantageous disturbance of the normal operation.
- Furthermore, a circuit arrangement is known from DE 199 25 490 in which the voltage at one of the switches and possibly also the voltage gradient dU/dt is measured for determining the type of converter load in a dead-time phase before switching on, and is compared with a threshold value so as to control the dead times between the switch-on times of the switches. This has the drawback that the operation of the converter at a capacitive load is only determined at the switch-on instant at the end of the dead time and thus not until after the load is already capacitive. In such a case, the switching cycle must be interrupted and reinitiated, which may cause disturbances.
- It is therefore an object of the present invention to provide a circuit arrangement of the type described in the opening paragraph in which ZVS operation without any disturbance is possible and which does not have the above-mentioned drawbacks. It is also an object of the invention to provide a method of the type described in the opening paragraph for operating such circuit arrangement.
- This object is solved in that means for determining the current I flowing in the resonant circuit are provided, in that the control means comprise a comparator which compares a value dependent on the current I flowing in the resonant circuit with a threshold value, and in that the circuit means control the switching of the switches in dependence upon the comparison result.
- Alternatively, or in addition to the above-mentioned solution, the object is also solved in that means for determining the current gradient dI/dt of the current I flowing in the resonant circuit are provided, in that the control means comprise a comparator which compares a value dependent on the current gradient dI/dt with a threshold value, and the circuit means control the switching of the switches in dependence upon the comparison result.
- The object is also solved by means of a method of switching the switches of the circuit arrangement according to the invention for a converter, in which:
- a value dependent on the current I flowing in the resonant circuit is determined and compared with a threshold value during the switch-on phase of a switch; and
- the switches can be alternately switched off until the current I has reached the threshold value.
- Alternatively, or in addition to this method, the object is also solved by means of a method in which:
- a value dependent on the current gradient dI/dt of the current I flowing in the resonant circuit is determined and compared with a threshold value during the switch-on phase of a switch; and
- the switches can be alternately switched off until the current gradient has reached the threshold value.
- An essential fundamental aspect of the invention is that, with the determination of the current I flowing in the resonant circuit and/or the current gradient dI/dt, it is possible at any instant to determine a value for the energy in the resonant circuit or the charge in the inductive mode of operation, and thus to determine at which instant a switch should be switched off at the latest in order that the switch-on process for the subsequent switch is not performed in the capacitive mode of operation. The energy/charge remaining in the inductive mode of operation must be large enough when switching off the switches so as to ensure that the relevant subsequent switch is switched on again in the ZVS operation.
- The circuit arrangement according to the invention provides the particular possibility of checking the switch-on release of a subsequent switch already before the start of the dead time and hence before the instantaneously active switch is switched off, so that the reliability of operation of the converter is significantly enhanced.
- Optionally, the control means supply a signal at the latest for switching off the active (switched-on) switch, as soon as they have received a signal from the comparator indicating that the given value for the energy/charge remaining in the inductive mode has reached the threshold value, or the subsequent switch is prevented from being switched-on when the comparator has supplied a signal indicating that the value for the energy/charge remaining in the inductive mode of operation has fallen below the threshold value.
- It can, inter alia, also be taken into account that a switch is usually not switched on directly at the instant when the switch receives a switch-on signal, but when the switching process has been terminated after a given time delay.
- While it has hitherto been possible in circuit arrangements of the state of the art to determine whether an inductive or a capacitive mode of operation is provided before the switches are switched on, and the normal converter operation must be interrupted and a new starting sequence for switching the switches must be introduced in a capacitive mode of operation, the current variation can be monitored in the resonant circuit by means of the circuit arrangements according to the invention and the switches can be timely controlled in such a way that the switches to be switched on are always switched on in the inductive mode of operation. Thus, switching in the capacitive mode of operation can be certainly avoided so that a ZVS operation is permanently ensured. The latter particularly applies when the threshold value is adjusted appropriately. The method may be optionally implemented in such a way that a switch can still be switched on when the current I has reached the first threshold value but has not yet exceeded or fallen below this value, or in such a way that the switch can no longer be switched on when the current I has reached the first threshold value.
- When any switch-on of the switches in the capacitive mode is prevented in this way, the use of power MOSFETs can no longer lead to problems in connection with the reverse recovery behavior of anti-parallel power diodes (particularly the often very poor intrinsic body diodes of the power MOSFETs).
- The means for measuring the current I and/or the current gradient dI/dt may be arranged in the resonant circuit, at which a measuring point is sufficient. The means should then be suitable for processing both positive and negative measuring values and for forming values for negative measuring values. The means for measuring the current I and/or the current gradient dI/dt may also be provided on the switches of a half bridge or on the switch pairs of a full bridge circuit. In this case, two measuring points are required, for which the means for measuring the current I should then be able to process only positive signals.
- Particularly, a resistor or a current transformer as well as current-sense FETs can be used in both cases as means for measuring the current I and/or the current gradient dI/dt.
- When MOSFETs are used as switches, the current I and/or the current gradient dI/dt can be comparatively easily tapped via its drain source voltage in a further preferred embodiment of the invention.
- As already described above, switch-off of the active switch can be triggered in a preferred embodiment of the method at the latest when the threshold value has been reached so that the switch-on process for the subsequent switch is timely initiated before the energy/charge available for recharging the capacitances falls below the at least required energy/charge in the inductive mode of operation.
- In a further preferred embodiment of the method, a switch-on of the subsequent switch can be prevented after the value has fallen below the threshold value, and in each case, a switch-on of a switch can be prevented in the capacitive mode of operation.
- The method according to the invention for switching the switches in a circuit arrangement is further preferably implemented in such a way that the threshold value is adjusted in dependence upon the input voltage U1, which is raised with an increasing input voltage U1. Since the required energy/charge for charging or discharging the parasitic and possibly external capacitance in the resonant circuit increases with an increasing input voltage U1, it will thus be possible to adapt the threshold value to the load condition.
- These and other aspects of the invention are apparent from and will be elucidated with reference to the embodiments described hereinafter.
- In the drawings:
- Fig. 1 is a block diagram of a circuit arrangement including a resonant converter;
- Fig. 2 shows the circuit structure of a resonant converter according to the invention;
- Fig. 3 a shows time variations for an inductive load;
- Fig. 3b shows time variations for a capacitive load;
- Fig. 3c is a diagram for the remaining residual charge as a measure of the remaining energy in the case of an inductive load;
- Fig. 4 is a block diagram of a control circuit arrangement for controlling the switches;
- Fig. 5 is a block diagram of a control circuit; and
- Fig. 6 shows a transfer function as a function of the frequency for a constant load resistance.
- The block diagram in Fig. 1 shows a load-resonant converter, here a power supply unit, with a
circuit block 1 for converting a DC input voltage U1 into an output voltage U2, here a DC voltage, which is used for supplying a load represented by acircuit block 3. The input voltage U1 is generated in the conventional manner for power supply units, for example, by rectifying an AC voltage of anAC voltage mains 4 by means of acircuit block 2. - Fig. 2 shows in a more detailed way the essential elements of a converter as shown in Fig. 1. The DC input voltage U1 is present at a half bridge of series-arranged
switches S 1 and S2, which chop the DC voltage U1. Theswitches S 1 and S2 are MOSFET transistors in this case, which comprise body diodes D and D2 each being arranged anti-parallel to the correspondingswitches S 1 and S2. - A capacitance Cp at which a chopped DC voltage U3 decreases during operation of the
converter 1 is arranged parallel to the switch S2. The capacitance Cp need not necessarily be an external component but it may be exclusively the output capacitance Ciss of the MOSFET transistors, which are present anyway. The chopped DC voltage U3 is applied to a circuit configuration 6, which comprises resonant circuit elements and generates a DC output voltage U2. The circuit configuration 6 comprises a capacitance Cr and an inductance Lr, arranged in series, as resonant circuit elements. Between the series arrangement of the capacitance Cr and the inductance Lr and the capacitance Cp, arectifier arrangement 7 is arranged in the direction of the converter output, which rectifier arrangement rectifies a current I flowing through the resonant circuit elements Cr and Lr and, as usual, applies it to a smoothing capacitance C arranged at the output, from which smoothing capacitance the DC output voltage U2 can be tapped. - In Fig. 2, the DC output voltage U2 is present at a load R, which is shown as an ohmic resistor in this case. Fundamentally, the
converter 1 may, however, also be used for supplying an AC voltage instead of a DC voltage. In such a case, rectification by a rectifier arrangement and a smoothing capacitor is not required and the output voltage would be equal to the AC voltage decreasing at therectifier arrangement 7 in the embodiment shown in Fig. 2. - A
control unit 5 for controlling switching-on and switching-off of the switches S1, S2 is provided. Arranged in series with each of the switches S1, S2 is an ohmic resistor W1, W2 from which the decreasing voltage UW1 or UW2 is tapped by thecontrol unit 5. Alternatively to these resistors W1 and W2, an ohmic resistor arranged in the resonant circuit may also be used. Instead of ohmic resistors, current transformers or current-sense FETs for determining the current I flowing during a dead-time phase and/or the current gradient dI/dt can be used, whose signals are then tapped accordingly by thecontrol unit 5. - By alternately switching on (transferring to the conductive state) and switching off (transferring to the blocking state) of the switches S1 and S2, the DC input voltage U1 is converted into the chopped DC voltage U3. When the switch S1 is switched on, switch S2 is switched off. When the switch S2 is switched on, switch S1 is switched off. Between the end of a switch-on phase of the
switch S 1 and the start of a switch-on phase of the switch S2, there is always a dead-time phase in which the twoswitches S 1 and S2 are switched off. Between one end of a switch-on phase of the switch S2 and the start of the next switch-on phase of the switch S1, there is also such a dead-time phase. By providing such dead-time phases, a ZVS operation (Zero Voltage Switching) becomes possible. By adapting the switching frequency, a constant output voltage is also ensured when there are fluctuations of the load and of the input voltage. - The upper one of the three diagrams shown in Fig. 3a represents the difference |UG1| - [UG2| of the value of the control voltage UG1 at the switch S1 and the value of the control voltage UG2 at the switch S2, namely for the case in the present embodiment where only positive control voltages UG1 und UG2 are provided. The control voltages UG1 and UG2 serving as control signals for controlling the switches S1 and S2 represent corresponding gate voltages of the MOSFET transistors. There is a dead-time phase, denoted by Ttot, whenever the difference between the values of the control voltages is zero.
- When the switch S1 is transferred to the switched-on state by applying a suitable control voltage UG1 to the control input of the switch, the time intervals denoted by Ton(S1) are present. In these time intervals, the control voltage UG2 is zero so that the switch S2 is switched off. The time intervals in which the switch S2 is switched on and the switch S1 is switched off are denoted by Ton(S2). During these time intervals, a control voltage UG2, which is different from zero and causes the switch S2 to switch on is applied to the control input of the switch S2. Within these time intervals, the control voltage UG1 is zero.
- The central diagram in Fig. 3 a shows the variation with respect to time of the current flowing through the resonant circuit elements Cr and Lr. Finally, the lower diagram in Fig. 3 a shows the variation with respect to time of the voltage U3 present at the parasitic capacitance Cp. The time axes of the three diagrams with the time t are plotted on the same scale.
- The alternation between the switch-on and switch-off states of the switches S1 and S2 will hereinafter be elucidated in a simplified manner, by way of example, in which states the processes during alternation between the single switching cycli are elucidated. At the instant t0, the control voltage UG2 is set to zero so as to cause the switch S2 to be switched off. This leads to a discharge at the gate electrode of the MOSFET transistor used for realizing the switch S2. Until the moment when the value falls below the MOSFET threshold value Uth > 0, the switch S2 is still conducting so that the current I which is negative at this instant still flows through the switch S2. From the instant t1, the switch S2 is finally switched off so that no current can flow through this switch any longer. The current I further flowing due to the energy stored in the inductance Lr now causes the capacitance Cp to be charged from the instant t1 so that the voltage U3 increases. At the instant t2, the value U3 has finally reached the value of the DC input voltage U1 so that the diode D1 starts conducting. From this instant, a switch-on of the
switch S 1 below a switching voltage Us1 of about 0 volt (ZVS at the diode forward voltage) is ensured. - A short time after the instant t2, at the instant t4, the
switch S 1 is switched on by applying a corresponding control voltage UG1. A time interval Ton(S1) with theswitch S 1 switched on and the switch S2 switched off is thereby initiated. - At the instant t5, the end of this time interval Ton (S1) is initiated, in which the control voltage UG1 is set to zero. This in turn leads to a discharge process at the gate electrode of the MOSFET transistor used for realizing the
switch S 1. At the instant t6, this discharge process has been terminated to such an extent that the switch S1 starts blocking, i.e. it changes over to the switched-off state so that the current I which is positive at this instant leads to a discharge of the capacitance Cp and hence to a decrease of the voltage U3. At the instant t7, the voltage U3 has reached the value of zero so that, from this instant, the diode D2 starts conducting and the switch S2 can be switched off below a switching voltage US2 of about 0 volt (at the diode forward voltage), which actually happens at the instant t9 a short time after a corresponding control voltage UG2 has been applied. A time interval Ton(S2) starts from this instant at which the switch S2 is switched on and the switch S1 is switched off. - There is a dead-time phase Ttot between the instants t0 and t4 and between the instants t5 and t9, during which dead-time phase both the control voltage UG1 and the control voltage UG2 are zero so that control voltages operating as switch-off control signals are provided. The dead-time phases Ttot are adjusted in such a way that ZVS operation is possible. In the I(t) diagram, the shaded areas represent a measure of the available charge for recharging the capacitance Cp. In the case shown in Fig. 3a, the available charge is present to a sufficient extent.
- The state of operation shown by means of the variations with respect to time in Fig. 3a represents, for example, an inductive load, i.e. the current I lags with respect to the first harmonic of the voltage U3. In such a state of operation, ZVS operation of the
converter 1 is possible in so far as sufficient inductively stored energy is available for the transfer. - In contrast, Fig. 3b shows, by way of example, corresponding variations with respect to time for a capacitive load. In such a state of operation, the current I leads with respect to the first harmonic of the voltage U3. In the capacitive load, ZVS operation of the
converter 1 is no longer possible. - At the instant t0 in Fig. 3b, the switch S2 is switched off. The current I is then positive so that a gradual charging of the capacitance Cp up to the voltage U1 (as in the case shown in Fig. 3a between the instants t1 and t2) is not possible due to the current I which is constantly driven on by the energy stored in the inductance Lr, but the current continues to flow instead through the diode D2. In this case, the voltage U3 is abruptly raised from zero to the value U1 at the instant t4 at which the switch S1 is switched on, i.e. the full voltage having the value of U1 is still present at this switch S1 when it is switched on. In a corresponding manner, the switch S2 is not switched on in the voltageless state in the capacitive load, because the voltage U3 still has the value U1 at the instant t9 at which the switch S2 is switched on, which value is abruptly decreased to zero. In the capacitive load, high switching losses are produced (and corresponding large values for the product of the current I and the switch voltages US1, and US2 at the instants t4 and t9, respectively) in the switches S1 and S2 which are here formed as MOSFET transistors, which may even lead to a destruction of the switches. In the present circuit arrangement, switching is certainly avoided in the case of a capacitive load.
- Fig. 3c shows diagrammatically a section of the upper diagram of Fig. 3a, representing the dead time after the switch S1 has been switched off. The shaded area is a comparatively good measure of the energy/charge available for ZVS operation. By means of the absolute value of the current as well as its derivation at the instant t0, it can be estimated by means of the following formula:
- However, knowing the transfer functions of the resonant circuit elements of the
converter 1 and hence knowing the functions I(t) and d/dt I(t), it is also possible to estimate the residual energy/residual charge available for ZVS operation exclusively in dependence upon I and exclusively in dependence upon d/dt I(t), respectively. - Fig. 4 shows a configuration of an embodiment according to the invention for the
control unit 5. It comprises ahalf bridge control 11, twocontrol circuits 12, 12' and acontroller 13. - The
control unit 5 has itsown control circuit 12, 12' for each switch S1, S2, in which the voltage UW1 decreasing at the resistor W1 is present at the input of thecontrol circuit 12 and the voltage UW2 decreasing at the resistor W2 is present at the input of the control circuit 12'. Thecontrol circuits 12 and 12' make the signals "ZVS S2 possible" and "S 1 off allowed" or "ZVS S1 possible" and "S2 off allowed" available at theiroutputs - The
control circuits 12, 12' thus operate as protective circuits, which ensure a reliable ZVS operation, particularly in the normal mode of operation, after which the load resonant converter has started up. During the starting phase of the resonant converter, this protective circuit should be deactivated, or its signals should not be taken into account by thehalf bridge control 11 in order that this does not disturb a start-up of the load resonant converter. - In dependence upon the voltage U2 present at its
input 1, thecontroller 13 generates control signals for the required frequency and the duty cycle at which the switches S1, S2 should be switched. These signals are present at the outputs of thecontroller 13. - In dependence upon the signals of the
control circuits 12, 12', the frequency signal and/or the duty cycle signal of thecontroller 13, as well as upon a regulating value for the instantaneous dead time Ttot, which are present at the inputs of thehalf bridge circuit 11, thehalf bridge circuit 11 generates the control voltages UG1 and UG2 present at its outputs for the purpose of switching the switches S1 and S2. - The
control unit 5 with thecontrol circuits 12 and 12' may be realized in a single IC together with thecontroller 13 and thehalf bridge circuit 11, as is shown. It is particularly also possible to realize thecontrol circuits 12 and 12' by means of a single control circuit and then doubly utilizing control circuit parts by multiplexing the voltages UW1 and UW2. Similarly as thehalf bridge circuit 11 and thecontroller 13, thecontrol circuits 12 and 12' may also be realized by means of separate ICs. - Fig. 5 shows the fundamental structure of a preferred embodiment of the
control circuit 12 used for controlling the switch S1 in a block diagram, with afunctional block estimation device 23, athreshold matching device 24, acomparator 25 and acircuit block 26. - The
functional block switch S 1 from the voltage UW1 tapped from the resistor W1 and passes on a signal, equivalent to the current I, to anestimation device 23. Additionally, the low-pass filtered current gradient dI/dt can be determined from the voltage UW1 tapped from the resistor W1 and a signal equivalent thereto can be passed on to theestimation device 23. Theestimation device 23 determines the energy/charge from the input values, which energy/charge is available for recharging the parasitic switch capacitances as well as Cp. - The
threshold matching circuit 24 generates a signal, which corresponds to the minimal energy/minimal charge required for recharging the parasitic switch capacitances as well as the capacitance Cp. To this end, it adapts a nominal value at its input I to the input voltage U1, in which the threshold value is raised with an increasing input voltage U1 because the required energy/charge for charging or discharging the parasitic capacitance in the resonant circuit increases with an increasinginput voltage U 1 and is decreased accordingly when the input voltage U1 decreases. Similarly, the threshold value can be adjusted in dependence upon the switching frequency of the switches S1, S2 and/or in dependence upon the load present at the converter. During operation, the threshold value can thus be adapted to the working point of theconverter 1. - The
comparator 25 checks whether the value for the energy/charge determined by theestimation device 23 is larger than the threshold value predetermined by thethreshold matching circuit 24 so that a zero voltage switch-on of the next switch is possible, in which it generates a logic "one" (corresponds to "ZVS S2 possible") in this case. - Moreover, the input signals which are proportional to the current I and possibly the current gradient dI/dt are applied to the
circuit block 26 which performs a validity check and checks whether the switch-off of the instantaneously switched-on switch is principally allowed, and generates a corresponding output signal. Possibly criteria for validity check may be, for example: -
Switching S 1 off: I>0, dI/dt < 0, Ton>Tmin, A>Amin or a sub-combination of these criteria (in a corresponding manner, the criteria for switching off S2 in a circuit block of a control circuit 12' are: I<0, dI/dt > 0, Ton>Tmin, A>Amin or a sub-combination of these criteria). - Both the absolute value of the current I and the absolute value of the current I in connection with the current gradient dI/dt (and also the current gradient d/dt I(t) when knowing the transfer function of the resonant circuit or its elements, and estimation of the current I correlating with the current gradient d/dt (I(t) by an estimation device) are a measure of the available energy/charge for causing the voltage U3 to increase via charging of the parasitic switch capacitances including Cp to the input voltage U1, which is necessary for switching on the switch S1 in the ZVS operation, and they are also a measure of the available energy/charge for causing the voltage U3 to decrease by complete discharging of the parasitic capacitance Cp to the value of zero which is necessary for switching on the switch S2 in the ZVS operation. The threshold value predetermines a limit at which the available residual energy/residual charge is still reliably sufficient to ensure a switch-over of the switches S1, S2 in the ZVS operation.
- By choosing an appropriate nominal value, it can thus always be ensured in a normal state of operation of a converter, after it has "started up", that the voltage U3 required for switching on the
switches S 1 and S2 in the inductive load is reached. It is therefore no longer necessary, as in the state of the art, to determine whether there is a capacitive or an inductive load, but switching is always performed in the inductive load at which Zero Voltage Switching is ensured without any difficulty at an appropriately selected threshold value. - Fig. 6 shows a transfer function A(f) showing the variation of the quotient U2/U3 in dependence upon the frequency f. At the resonance frequency fr of the
converter 1, which is essentially determined by the capacitance Cr and the inductance Lr, the transfer function A(f) has its maximum. At frequencies f smaller than fr (range I), the capacitive load is provided. Frequencies higher than fr (range II), however, correspond to states of converter operation with in inductive converter load. Accordingly, the converter is to be operated at frequencies f above the resonance frequency fr. It will be evident from Fig. 6 that the capacitive mode of operation (range I) should also be avoided because the control mechanisms customarily used for controlling the converter output voltage U2 no longer react. In contrast to the range II, the value of A(f) decreases with a decreasing frequency in therange 1 so that there is a positive feedback, preventing control of the output voltage U2, instead of a negative feedback as in range II (increasing values of A(f) with a decreasing frequency f).
Claims (13)
- A circuit arrangement for a converter (1) with switches (S1, S2) for chopping a DC voltage (U1) into a chopped DC voltage (U3), comprising control means (5) for controlling the switch-on times of the switches (S1, S2), in which switch-on times of the switches (S1, S2) alternate with each other and are separated from each other by dead-time phases (Ttot) and circuit elements (6) comprising a resonant circuit having at least one capacitor (Cr) and at least one coil (Lr) for converting the chopped DC voltage (U3) into an output voltage (U2), characterized in that means (W1, W2, 12,12', 21, 22) for determining the current (I) flowing in the resonant circuit are provided, in that the control means (5) comprise a comparator (25) which compares a value dependent on the current (I) flowing in the resonant circuit with an adaptive threshold value that is adjusted in dependence of the voltage U1 and/or the switching frequency of the switches (S1, 52) and/or the load present at the converter, and in that the circuit means control the switching of the switches (51, 52) in dependence upon the comparison result.
- A circuit arrangement as claimed in claim 1, characterized in that means (21, 22) for determining the current gradient (dI/dt) of the current (I) flowing in the resonant circuit are provided, in that the control means comprise a comparator (25) which compares a value dependent on the current gradient (dI/dt) with an adaptive threshold value, and the circuit means control the switching of the switches (S1, S2) in dependence upon the comparison result.
- A circuit arrangement as claimed in claim 1 or 2, characterized in that the means (W1, W2, 12, 12', 21, 22) for determining the current (I) and/or the current gradient dI/dt are provided in the resonant circuit.
- A circuit arrangement as claimed in claim 1 or 2, characterized in that the means (W1, W2, 12, 12', 21, 22) for determining the current (I) and/or the current gradient dI/dt are provided on each switch.
- A circuit arrangement as claimed in any one of claims 1 to 4, characterized in that the means (W1, W2, 12, 12', 21, 22) for determining the current I and/or the current gradient (dI/dt) comprise at least a resistor (W1, W2).
- A circuit arrangement as claimed in any one of claims 1 to 5, characterized in that the means for determining the current (I) and/or the current gradient (dI/dt) comprise at least a current transformer.
- A circuit arrangement as claimed in any one of claims 1 to 6, characterized in that the means for determining the current (I) and/or the current gradient (dI/dt) comprise at least a current-sense FET.
- A circuit arrangement as claimed in claim 1 or 2, characterized in that MOSFETs are used as switches (S1, S2), and the current and/or the current gradient (dI/dt) is determined via the drain-source voltage at the MOSFETs (S1, S2),
- A method of switching the switches (S1, 52) in a circuit arrangement (1) as claimed in any one of claims 1 to 8, characterized in that:a value dependent on the current (I) flowing in the resonant circuit is determined and compared with an adaptive threshold value during the switch-on phase of a switch (S1, S2) whereby said threshold value is adjusted in dependence of the voltage (U1) and /or the switching frequency of the switches (51, S2) and/or the load present at the converter; andthe switches (S1, S2) can be alternately switched off until the current (I) has reached the adaptive threshold value.
- A method of switching the switches (S1, S2) of a circuit arrangement as claimed in claim 2, or where appendant to claims 3 to 8, or claim 9, characterized in that:a value dependent on the current gradient (dI/dt) of the current (I) flowing in the resonant circuit is determined and compared with an adaptive threshold value during the switch-on phase of a switch (S1, S2); andthe switches (S1, S2) can be alternately switched off until the current gradient dI/dt has reached the threshold value.
- A method as claimed in claim 9 or 10, characterized in that a switch-off of the active switch (S1, S2) is triggered at the latest when the adaptive threshold value is reached.
- A method as claimed in any one of claims 9 to 11, characterized in that a switch-on of the subsequent switch (S1, S2) is prevented after exceeding or falling below the adaptive threshold value.
- A method as claimed in any one of claims 9 to 12, characterized in that the adaptive threshold value is adjusted in dependence upon the input voltage (U1), and is raised with an increasing input voltage (U1).
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE10221450 | 2002-05-15 | ||
DE10221450A DE10221450A1 (en) | 2002-05-15 | 2002-05-15 | Resonance converter circuit has a pair of switching stages operated by a controller to generate a chopper voltage that is applied to a rectifier |
PCT/IB2003/001814 WO2003098790A1 (en) | 2002-05-15 | 2003-05-09 | Circuit arrangement for a resonant converter and method of operating said converter |
Publications (2)
Publication Number | Publication Date |
---|---|
EP1506613A1 EP1506613A1 (en) | 2005-02-16 |
EP1506613B1 true EP1506613B1 (en) | 2006-09-13 |
Family
ID=29285392
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP03722908A Expired - Lifetime EP1506613B1 (en) | 2002-05-15 | 2003-05-09 | Circuit arrangement for a resonant converter and method of operating said converter |
Country Status (7)
Country | Link |
---|---|
US (1) | US7190596B2 (en) |
EP (1) | EP1506613B1 (en) |
JP (1) | JP4376775B2 (en) |
AT (1) | ATE339799T1 (en) |
AU (1) | AU2003230066A1 (en) |
DE (2) | DE10221450A1 (en) |
WO (1) | WO2003098790A1 (en) |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4957180B2 (en) * | 2006-10-25 | 2012-06-20 | サンケン電気株式会社 | Power conversion apparatus and control method thereof |
CN101558558B (en) * | 2007-05-07 | 2011-08-31 | 哈曼国际工业有限公司 | Automatic zero voltage switching mode controller |
CN101409971A (en) * | 2007-10-08 | 2009-04-15 | 奥斯兰姆有限公司 | Dual peak current controlled circuit and method |
EP2249476B1 (en) | 2009-04-28 | 2016-04-13 | ST-Ericsson SA | Cross current minimisation |
FI121561B (en) | 2009-06-30 | 2010-12-31 | Helvar Oy Ab | Adjusting and measuring the functions of the electronic ballast |
EP2385617A1 (en) | 2010-05-06 | 2011-11-09 | Brusa Elektronik AG | Dc/dc converter with control |
US10389166B1 (en) * | 2016-09-23 | 2019-08-20 | Apple Inc. | Method and system for single stage battery charging |
CN106793219B (en) * | 2016-12-20 | 2023-04-07 | 赫高餐饮设备(苏州)有限公司 | Method and system for realizing circuit ZVS based on delay time |
CN108736727B (en) * | 2017-04-14 | 2020-02-21 | 台达电子工业股份有限公司 | Power converter and control method thereof |
CN111385924B (en) * | 2018-12-29 | 2022-03-22 | 佛山市顺德区美的电热电器制造有限公司 | Electromagnetic heating appliance and control method and device thereof |
US10763743B1 (en) * | 2019-03-06 | 2020-09-01 | Infineon Technologies Ag | Analog predictive dead-time |
KR102418694B1 (en) * | 2020-04-17 | 2022-07-11 | 엘지전자 주식회사 | Protection circuit of resonant converter and operating method thererof |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5075599A (en) | 1989-11-29 | 1991-12-24 | U.S. Philips Corporation | Circuit arrangement |
JPH06141552A (en) * | 1992-10-26 | 1994-05-20 | Kasuga Denki Kk | Power controller for high frequency high voltage power supply |
JP2678266B2 (en) * | 1993-10-07 | 1997-11-17 | 春日電機株式会社 | Control device for high-frequency high-voltage power supply |
US6002214A (en) | 1997-02-12 | 1999-12-14 | International Rectifier Corporation | Phase detection control circuit for an electronic ballast |
JP2933077B1 (en) * | 1998-02-26 | 1999-08-09 | サンケン電気株式会社 | Discharge lamp lighting device |
DE19815099C1 (en) | 1998-04-03 | 1999-09-30 | Deutsche Telekom Ag | Data network analysis |
US5986895A (en) * | 1998-06-05 | 1999-11-16 | Astec International Limited | Adaptive pulse width modulated resonant Class-D converter |
DE19925490A1 (en) * | 1999-06-04 | 2000-12-07 | Philips Corp Intellectual Pty | Converter with resonance circuit elements, performs automatic adaptation of length of dead time phases between successive switch-on phases and between which switching elements are off |
KR100718828B1 (en) * | 1999-09-17 | 2007-05-17 | 코닌클리케 필립스 일렉트로닉스 엔.브이. | Method for controlling the lc converter and lc converter |
DE19961227A1 (en) * | 1999-12-18 | 2001-06-28 | Philips Corp Intellectual Pty | Switch-mode converter power supply, uses resonant elements with element voltage being compared with threshold during pre-switching zero-voltage phase, to assess inductive or capacitive load connection |
US6301128B1 (en) * | 2000-02-09 | 2001-10-09 | Delta Electronics, Inc. | Contactless electrical energy transmission system |
-
2002
- 2002-05-15 DE DE10221450A patent/DE10221450A1/en not_active Withdrawn
-
2003
- 2003-05-09 AU AU2003230066A patent/AU2003230066A1/en not_active Abandoned
- 2003-05-09 AT AT03722908T patent/ATE339799T1/en not_active IP Right Cessation
- 2003-05-09 EP EP03722908A patent/EP1506613B1/en not_active Expired - Lifetime
- 2003-05-09 WO PCT/IB2003/001814 patent/WO2003098790A1/en active IP Right Grant
- 2003-05-09 JP JP2004506171A patent/JP4376775B2/en not_active Expired - Fee Related
- 2003-05-09 US US10/514,173 patent/US7190596B2/en not_active Expired - Fee Related
- 2003-05-09 DE DE60308359T patent/DE60308359T2/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
DE10221450A1 (en) | 2003-11-27 |
JP2005526478A (en) | 2005-09-02 |
US20050226010A1 (en) | 2005-10-13 |
ATE339799T1 (en) | 2006-10-15 |
EP1506613A1 (en) | 2005-02-16 |
AU2003230066A1 (en) | 2003-12-02 |
US7190596B2 (en) | 2007-03-13 |
WO2003098790A1 (en) | 2003-11-27 |
DE60308359D1 (en) | 2006-10-26 |
DE60308359T2 (en) | 2007-09-20 |
JP4376775B2 (en) | 2009-12-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10693379B2 (en) | Short-circuit protection using pulse width modulation (PWM) for resonant converters | |
US9112415B2 (en) | Control of a half resonant converter for avoiding capacitive mode | |
US6169391B1 (en) | Device for converting high voltage alternating current to low voltage direct current | |
US7778048B2 (en) | Switching power supply apparatus | |
US7075802B2 (en) | Semiconductor device for controlling switching power supply | |
US6483722B2 (en) | DC/DC converter and control method thereof | |
JP6402610B2 (en) | Switching power supply, switching power supply control method, and switching power supply control circuit | |
US20090086519A1 (en) | Induction Heating Apparatus | |
EP1506613B1 (en) | Circuit arrangement for a resonant converter and method of operating said converter | |
US20020181252A1 (en) | Switching power source device | |
JPH10136653A (en) | Power unit | |
JPH0767328A (en) | Switching regulator power supply | |
KR100747424B1 (en) | Converter with resonant circuit elements | |
US6381160B1 (en) | Converter comprising resonant circuit elements | |
US6917528B2 (en) | Switching power transmission device | |
US6487092B2 (en) | DC/DC converter | |
CN112368925B (en) | Power conversion device and control method for power conversion device | |
JP2001309657A (en) | Switching power supply device | |
JP2001078447A (en) | Switching power circuit | |
JP2000069750A (en) | Current resonance converter | |
JPH07147780A (en) | Power unit | |
KR0158503B1 (en) | Serial resonance converter system for induction heating cooker | |
US20070007904A1 (en) | Current detector circuit | |
JP2000286052A (en) | Cooker | |
JPH0495386A (en) | High frequency heating cooking device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20041215 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LI LU MC NL PT RO SE SI SK TR |
|
AX | Request for extension of the european patent |
Extension state: AL LT LV MK |
|
17Q | First examination report despatched |
Effective date: 20050307 |
|
DAX | Request for extension of the european patent (deleted) | ||
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LI LU MC NL PT RO SE SI SK TR |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20060913 Ref country code: BE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20060913 Ref country code: IT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT;WARNING: LAPSES OF ITALIAN PATENTS WITH EFFECTIVE DATE BEFORE 2007 MAY HAVE OCCURRED AT ANY TIME BEFORE 2007. THE CORRECT EFFECTIVE DATE MAY BE DIFFERENT FROM THE ONE RECORDED. Effective date: 20060913 Ref country code: CH Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20060913 Ref country code: CZ Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20060913 Ref country code: SK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20060913 Ref country code: LI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20060913 Ref country code: RO Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20060913 Ref country code: FI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20060913 Ref country code: NL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20060913 Ref country code: AT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20060913 |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: CH Ref legal event code: EP |
|
REG | Reference to a national code |
Ref country code: IE Ref legal event code: FG4D |
|
REF | Corresponds to: |
Ref document number: 60308359 Country of ref document: DE Date of ref document: 20061026 Kind code of ref document: P |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20061213 Ref country code: SE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20061213 Ref country code: BG Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20061213 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: ES Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20061224 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: PT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20070226 |
|
NLV1 | Nl: lapsed or annulled due to failure to fulfill the requirements of art. 29p and 29m of the patents act | ||
REG | Reference to a national code |
Ref country code: CH Ref legal event code: PL |
|
ET | Fr: translation filed | ||
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed |
Effective date: 20070614 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MC Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20070531 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20061214 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20070509 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: EE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20060913 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: CY Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20060913 Ref country code: LU Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20070509 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: TR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20060913 Ref country code: HU Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20070314 |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: 732E Free format text: REGISTERED BETWEEN 20120906 AND 20120912 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: TQ Owner name: PHILIPS INTELLECTUAL PROPERTY S Effective date: 20121022 Ref country code: FR Ref legal event code: TQ Owner name: TP VISION HOLDING B.V., NL Effective date: 20121022 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R082 Ref document number: 60308359 Country of ref document: DE Representative=s name: VOLMER, GEORG, DIPL.-ING., DE |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R082 Ref document number: 60308359 Country of ref document: DE Representative=s name: VOLMER, GEORG, DIPL.-ING., DE Effective date: 20130311 Ref country code: DE Ref legal event code: R081 Ref document number: 60308359 Country of ref document: DE Owner name: TP VISION HOLDING B.V., NL Free format text: FORMER OWNER: PHILIPS INTELLECTUAL PROPERTY & STANDARDS GMBH, 20099 HAMBURG, DE Effective date: 20130311 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 20130531 Year of fee payment: 11 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 20130621 Year of fee payment: 11 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20130731 Year of fee payment: 11 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R119 Ref document number: 60308359 Country of ref document: DE |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 20140509 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R119 Ref document number: 60308359 Country of ref document: DE Effective date: 20141202 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST Effective date: 20150130 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20141202 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20140602 Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20140509 |