DE69521507D1 - System und verfahren zur auf einem modell basierender prüfung von lokalen entwurfsregeln - Google Patents
System und verfahren zur auf einem modell basierender prüfung von lokalen entwurfsregelnInfo
- Publication number
- DE69521507D1 DE69521507D1 DE69521507T DE69521507T DE69521507D1 DE 69521507 D1 DE69521507 D1 DE 69521507D1 DE 69521507 T DE69521507 T DE 69521507T DE 69521507 T DE69521507 T DE 69521507T DE 69521507 D1 DE69521507 D1 DE 69521507D1
- Authority
- DE
- Germany
- Prior art keywords
- model
- design rules
- rules based
- local design
- examining local
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/39—Circuit design at the physical level
- G06F30/398—Design verification or optimisation, e.g. using design rule check [DRC], layout versus schematics [LVS] or finite element methods [FEM]
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Evolutionary Computation (AREA)
- Geometry (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/234,410 US5559718A (en) | 1994-04-28 | 1994-04-28 | System and method for model-based verification of local design rules |
PCT/US1995/005300 WO1995030198A1 (en) | 1994-04-28 | 1995-04-28 | System and method for model-based verification of local design rules |
Publications (2)
Publication Number | Publication Date |
---|---|
DE69521507D1 true DE69521507D1 (de) | 2001-08-02 |
DE69521507T2 DE69521507T2 (de) | 2001-10-11 |
Family
ID=22881273
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69521507T Expired - Lifetime DE69521507T2 (de) | 1994-04-28 | 1995-04-28 | System und verfahren zur auf einem modell basierender prüfung von lokalen entwurfsregeln |
Country Status (6)
Country | Link |
---|---|
US (1) | US5559718A (de) |
EP (1) | EP0757819B1 (de) |
AU (1) | AU2369395A (de) |
DE (1) | DE69521507T2 (de) |
ES (1) | ES2160162T3 (de) |
WO (1) | WO1995030198A1 (de) |
Families Citing this family (36)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5625564A (en) * | 1995-01-13 | 1997-04-29 | Cadence Design Systems, Inc. | System and method for hierarchical device extraction |
US6053948A (en) * | 1995-06-07 | 2000-04-25 | Synopsys, Inc. | Method and apparatus using a memory model |
US5844818A (en) * | 1996-05-10 | 1998-12-01 | Lsi Logic Corporation | Method for creating and using design shells for integrated circuit designs |
US5896300A (en) | 1996-08-30 | 1999-04-20 | Avant| Corporation | Methods, apparatus and computer program products for performing post-layout verification of microelectronic circuits by filtering timing error bounds for layout critical nets |
US5987240A (en) * | 1996-10-29 | 1999-11-16 | International Business Machines Corporation | Design rules checker for an integrated circuit design |
US6374200B1 (en) * | 1997-02-03 | 2002-04-16 | Fujitsu Limited | Layout apparatus for laying out objects in space and method thereof |
US6071316A (en) * | 1997-09-29 | 2000-06-06 | Honeywell Inc. | Automated validation and verification of computer software |
US6097887A (en) | 1997-10-27 | 2000-08-01 | Kla-Tencor Corporation | Software system and method for graphically building customized recipe flowcharts |
US6288393B1 (en) | 1998-01-28 | 2001-09-11 | Chipworks | Automated method of circuit analysis |
US6009252A (en) * | 1998-03-05 | 1999-12-28 | Avant! Corporation | Methods, apparatus and computer program products for determining equivalencies between integrated circuit schematics and layouts using color symmetrizing matrices |
US6175815B1 (en) * | 1998-03-12 | 2001-01-16 | Hughes Electronics Corporation | Storage reduction method for fast multipole field calculations |
WO2001018695A2 (de) * | 1999-09-03 | 2001-03-15 | Infineon Technologies Ag | Verfahren zum vergleich von maskendaten integrierter schaltungen mit hilfe eines rechners |
US6470477B1 (en) | 1999-12-23 | 2002-10-22 | Koninklijke Philips Electronics N.V. | Methods for converting features to a uniform micron technology in an integrated circuit design and apparatus for doing the same |
US6711730B2 (en) * | 2002-05-13 | 2004-03-23 | Hewlett-Packard Development Company, L.P. | Synthesizing signal net information from multiple integrated circuit package models |
US6807657B2 (en) | 2002-07-19 | 2004-10-19 | Hewlett-Packard Development Company, L.P. | Inter-signal proximity verification in an integrated circuit |
US6769102B2 (en) * | 2002-07-19 | 2004-07-27 | Hewlett-Packard Development Company | Verifying proximity of ground metal to signal traces in an integrated circuit |
US6922822B2 (en) * | 2002-07-19 | 2005-07-26 | Hewlett-Packard Development Company, L.P. | Verifying proximity of ground vias to signal vias in an integrated circuit |
US6952690B2 (en) * | 2002-08-22 | 2005-10-04 | International Business Machines Corporation | Loop detection in rule-based expert systems |
US7047511B2 (en) * | 2003-09-26 | 2006-05-16 | International Business Machines Corporation | Electronic circuit design |
EP1548619A3 (de) * | 2003-12-22 | 2009-05-13 | International Business Machines Corporation | Verfahren und Vorrichtung zur automatisierten Erzeugung von Schichten von Doppel-Gate-FinFET-Entwürfen |
US7448012B1 (en) | 2004-04-21 | 2008-11-04 | Qi-De Qian | Methods and system for improving integrated circuit layout |
US7913206B1 (en) | 2004-09-16 | 2011-03-22 | Cadence Design Systems, Inc. | Method and mechanism for performing partitioning of DRC operations |
JP2006285572A (ja) * | 2005-03-31 | 2006-10-19 | Toshiba Corp | 半導体集積回路のレイアウト方法 |
US20070011637A1 (en) * | 2005-06-06 | 2007-01-11 | Alexander Seidl | Method and system for performing local geometrical operation on a hierarchical layout of a semiconductor device |
US7475376B2 (en) * | 2005-06-06 | 2009-01-06 | Qimonda Ag | Method and system for performing non-local geometric operations for the layout design of a semiconductor device |
US7904852B1 (en) | 2005-09-12 | 2011-03-08 | Cadence Design Systems, Inc. | Method and system for implementing parallel processing of electronic design automation tools |
US8448096B1 (en) * | 2006-06-30 | 2013-05-21 | Cadence Design Systems, Inc. | Method and system for parallel processing of IC design layouts |
US7725845B1 (en) | 2007-02-24 | 2010-05-25 | Cadence Design Systems, Inc. | System and method for layout optimization using model-based verification |
US7707528B1 (en) * | 2007-02-24 | 2010-04-27 | Cadence Design Systems, Inc. | System and method for performing verification based upon both rules and models |
US7689948B1 (en) | 2007-02-24 | 2010-03-30 | Cadence Design Systems, Inc. | System and method for model-based scoring and yield prediction |
US8214775B2 (en) | 2007-09-14 | 2012-07-03 | Luminescent Technologies, Inc. | System for determining repetitive work units |
KR101204676B1 (ko) | 2011-02-15 | 2012-11-26 | 에스케이하이닉스 주식회사 | 포토마스크의 모델 기반 검증 수행 방법 |
US10474781B2 (en) | 2014-05-24 | 2019-11-12 | Synopsys, Inc. | Virtual hierarchical layer usage |
CN104268931A (zh) * | 2014-09-11 | 2015-01-07 | 上海大学 | 基于网格模型内部结构可控装配方法 |
US10936778B2 (en) * | 2016-03-28 | 2021-03-02 | Motivo, Inc. | And optimization of physical cell placement |
US11043823B2 (en) * | 2017-04-06 | 2021-06-22 | Tesla, Inc. | System and method for facilitating conditioning and testing of rechargeable battery cells |
Family Cites Families (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4306286A (en) * | 1979-06-29 | 1981-12-15 | International Business Machines Corporation | Logic simulation machine |
DE3376592D1 (en) * | 1982-07-13 | 1988-06-16 | Nec Corp | Logic simulator operable on level basis and on logic block basis on each level |
US4635218A (en) * | 1983-05-09 | 1987-01-06 | Valid Logic Systems | Method for simulating system operation of static and dynamic circuit devices |
JPH065541B2 (ja) * | 1983-12-30 | 1994-01-19 | 株式会社日立製作所 | 論理回路の自動設計方法 |
US4703435A (en) * | 1984-07-16 | 1987-10-27 | International Business Machines Corporation | Logic Synthesizer |
US5050091A (en) * | 1985-02-28 | 1991-09-17 | Electric Editor, Inc. | Integrated electric design system with automatic constraint satisfaction |
JPS62251843A (ja) * | 1986-04-25 | 1987-11-02 | Hitachi Ltd | 論理シミユレ−シヨン方法および装置 |
US5212650A (en) * | 1986-09-12 | 1993-05-18 | Digital Equipment Corporation | Procedure and data structure for synthesis and transformation of logic circuit designs |
JPH0766943B2 (ja) * | 1986-10-16 | 1995-07-19 | フェアチャイルド セミコンダクタ コーポレーション | 集積回路及びそのレイアウト方法 |
US4829446A (en) * | 1986-12-12 | 1989-05-09 | Caeco, Inc. | Method and apparatus for recording and rearranging representations of objects in a model of a group of objects located using a co-ordinate system |
JP2535976B2 (ja) * | 1987-11-17 | 1996-09-18 | 株式会社日立製作所 | 形態接続構成自動作成システム |
US5067091A (en) * | 1988-01-21 | 1991-11-19 | Kabushiki Kaisha Toshiba | Circuit design conversion apparatus |
US5051938A (en) * | 1989-06-23 | 1991-09-24 | Hyduke Stanley M | Simulation of selected logic circuit designs |
US5243538B1 (en) * | 1989-08-09 | 1995-11-07 | Hitachi Ltd | Comparison and verification system for logic circuits and method thereof |
JP2531282B2 (ja) * | 1989-12-22 | 1996-09-04 | 三菱電機株式会社 | クロスト―ク検証装置 |
IL94115A (en) * | 1990-04-18 | 1996-06-18 | Ibm Israel | Dynamic process for creating pseudo-random test templates for pompous hardware design violence |
US5086477A (en) * | 1990-08-07 | 1992-02-04 | Northwest Technology Corp. | Automated system for extracting design and layout information from an integrated circuit |
JP2763985B2 (ja) * | 1992-04-27 | 1998-06-11 | 三菱電機株式会社 | 論理シミュレーション装置 |
US5313398A (en) * | 1992-07-23 | 1994-05-17 | Carnegie Mellon University | Method and apparatus for simulating a microelectronic circuit |
US5497334A (en) * | 1993-02-19 | 1996-03-05 | International Business Machines Corporation | Application generator for use in verifying a hierarchical circuit design |
US5481473A (en) * | 1993-02-19 | 1996-01-02 | International Business Machines Corporation | System and method for building interconnections in a hierarchical circuit design |
US5435203A (en) | 1993-09-16 | 1995-07-25 | Teleflex Incorporated | Manual shift twist adjustor |
US5440720A (en) * | 1993-09-20 | 1995-08-08 | Cadence Design Systems, Inc. | Architecture and method for data reduction in a system for analyzing geometric databases |
-
1994
- 1994-04-28 US US08/234,410 patent/US5559718A/en not_active Expired - Lifetime
-
1995
- 1995-04-28 EP EP95917750A patent/EP0757819B1/de not_active Expired - Lifetime
- 1995-04-28 AU AU23693/95A patent/AU2369395A/en not_active Abandoned
- 1995-04-28 WO PCT/US1995/005300 patent/WO1995030198A1/en active Search and Examination
- 1995-04-28 DE DE69521507T patent/DE69521507T2/de not_active Expired - Lifetime
- 1995-04-28 ES ES95917750T patent/ES2160162T3/es not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
WO1995030198A1 (en) | 1995-11-09 |
AU2369395A (en) | 1995-11-29 |
DE69521507T2 (de) | 2001-10-11 |
EP0757819A1 (de) | 1997-02-12 |
ES2160162T3 (es) | 2001-11-01 |
US5559718A (en) | 1996-09-24 |
EP0757819B1 (de) | 2001-06-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69521507D1 (de) | System und verfahren zur auf einem modell basierender prüfung von lokalen entwurfsregeln | |
DE69523628D1 (de) | Vorrichtung und verfahren zur verwaltung von tieren | |
DE69507969D1 (de) | Verfahren und Vorrichtung für eine mehrschichtige Halte/Fortsetzungsystemfunktion | |
DE69528558D1 (de) | Vorrichtung und Verfahren zur Identifizierung von mehreren Transpondern | |
DE69334172D1 (de) | Verfahren und Vorrichtung zur Arbitrierung auf einen acyclischen gerichteten Graph | |
DE69610569D1 (de) | Vorrichtung und Verfahren zur Entnahme von Fäkalien | |
DE69530734D1 (de) | System und Verfahren zur Workflow-Verwaltung | |
DE69500424D1 (de) | Verfahren und gerät zur sicheren objektveränderung in einem verteilten system | |
DE59700422D1 (de) | Vorrichtung und verfahren zur überwachung von atemkennwerten eines beatmungssystems | |
DE69532916D1 (de) | Verfahren und vorrichtung zur bilddarstellung | |
DE69129163D1 (de) | Verfahren und Vorrichtung zur Texteingabe | |
DE69321569D1 (de) | Verfahren und Vorrichtung zur Zeicheneingabe | |
DE69414784D1 (de) | Vorrichtung und Verfahren zur Formmodellierung | |
DE69510551D1 (de) | Vorrichtung und verfahren zur begrenzung des zugriffs auf ein lokales rechnernetz | |
DE69837366D1 (de) | Verfahren und Vorrichtung zur Anzeige des bewegten Objektes auf einem Hintergrund Bild | |
DE69509836D1 (de) | Verfahren und Vorrichtung zur Lufttrennung | |
DE69322926D1 (de) | Verfahren und Vorrichtung zur Herstellung eines lichtempfindlichen Elements | |
DE69510965D1 (de) | Verfahren zur Bestimmung der Position und zugehörige Vorrichtung | |
DE69512074D1 (de) | Verfahren und gerät zur automatischen bestimmung eines textgebiets auf einem bitmapbild | |
DE69523520D1 (de) | Vorrichtung und Verfahren zur Kollisionsüberwachung | |
DE69304106D1 (de) | Verfahren und Vorrichtung zur Herstellung eines zylindrischen Teils | |
DE69506013D1 (de) | Verfahren und Vorrichtung zur Simulierung eines Farbdrucks | |
DE69529703D1 (de) | Verfahren und Gerät zur Eingabe handgeschriebener Zeichen | |
DE69705028D1 (de) | Verfahren und vorrichtung zur elektrolytischen formierung von schichten auf einer anordnung selektierter elektroden | |
DE69510258D1 (de) | System und Verfahren zur Übertragung eines Rechnerobjektes |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition |