DE69318222D1 - System aus einer Ausgangs- und einer Eingangspufferschaltung - Google Patents
System aus einer Ausgangs- und einer EingangspufferschaltungInfo
- Publication number
- DE69318222D1 DE69318222D1 DE69318222T DE69318222T DE69318222D1 DE 69318222 D1 DE69318222 D1 DE 69318222D1 DE 69318222 T DE69318222 T DE 69318222T DE 69318222 T DE69318222 T DE 69318222T DE 69318222 D1 DE69318222 D1 DE 69318222D1
- Authority
- DE
- Germany
- Prior art keywords
- output
- buffer circuit
- input buffer
- input
- circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/0185—Coupling arrangements; Interface arrangements using field effect transistors only
- H03K19/018507—Interface arrangements
- H03K19/018521—Interface arrangements of complementary type, e.g. CMOS
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/08—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
- H03K19/094—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/003—Modifications for increasing the reliability for protection
- H03K19/00346—Modifications for eliminating interference or parasitic voltages or currents
- H03K19/00361—Modifications for eliminating interference or parasitic voltages or currents in field effect transistor circuits
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Power Engineering (AREA)
- Logic Circuits (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP92202152 | 1992-07-14 |
Publications (2)
Publication Number | Publication Date |
---|---|
DE69318222D1 true DE69318222D1 (de) | 1998-06-04 |
DE69318222T2 DE69318222T2 (de) | 1998-10-29 |
Family
ID=8210777
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69318222T Expired - Fee Related DE69318222T2 (de) | 1992-07-14 | 1993-07-07 | System aus einer Ausgangs- und einer Eingangspufferschaltung |
Country Status (5)
Country | Link |
---|---|
US (1) | US5397940A (de) |
JP (1) | JP3509900B2 (de) |
KR (1) | KR100309081B1 (de) |
DE (1) | DE69318222T2 (de) |
TW (1) | TW247975B (de) |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE19755130C1 (de) | 1997-12-11 | 1999-06-02 | Siemens Ag | Pufferschaltung |
US6051998A (en) * | 1998-04-22 | 2000-04-18 | Mitsubishi Semiconductor America, Inc. | Offset-compensated peak detector with output buffering |
US6184717B1 (en) | 1998-12-09 | 2001-02-06 | Nortel Networks Limited | Digital signal transmitter and receiver using source based reference logic levels |
JP2001023367A (ja) * | 1999-07-02 | 2001-01-26 | Fujitsu Ltd | タイミング信号発生回路、dll回路、半導体記憶装置及び可変遅延回路 |
JP2006203748A (ja) * | 2005-01-24 | 2006-08-03 | Sanyo Electric Co Ltd | 駆動回路 |
KR100841126B1 (ko) * | 2006-02-14 | 2008-06-24 | 한양대학교 산학협력단 | 평판 디스플레이 구동용 아날로그 버퍼회로 |
TW200903988A (en) * | 2007-07-03 | 2009-01-16 | Holtek Semiconductor Inc | Low drop-out voltage regulator with high-performance linear and load regulation |
CN105610320A (zh) * | 2016-01-15 | 2016-05-25 | 中山芯达电子科技有限公司 | 同相时延升压电路 |
CN105680687A (zh) * | 2016-01-15 | 2016-06-15 | 中山芯达电子科技有限公司 | 反相时延升压电路 |
CN111682866B (zh) * | 2020-06-24 | 2024-02-09 | 天津中科海高微波技术有限公司 | 输出电流可调的GaAs开关驱动电路 |
KR102446853B1 (ko) * | 2020-09-21 | 2022-09-26 | 인천대학교 산학협력단 | 더블 센싱 마진을 이용한 비휘발성 플립플롭 및 이의 동작 방법 |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2346966B2 (de) * | 1973-09-18 | 1976-07-29 | Siemens AG, 1000 Berlin und 8000 München | Verfahren zur uebertragung von signalen zwischen zwei chips mit schnellen komplementaer-mos-schaltungen |
JPS5238852A (en) * | 1975-09-22 | 1977-03-25 | Seiko Instr & Electronics Ltd | Level shift circuit |
JPS5516539A (en) * | 1978-07-20 | 1980-02-05 | Nec Corp | Level shifter circuit |
US5198699A (en) * | 1988-09-09 | 1993-03-30 | Texas Instruments Incorporated | Capacitor-driven signal transmission circuit |
US4998028A (en) * | 1990-01-26 | 1991-03-05 | International Business Machines Corp. | High speed CMOS logic device for providing ECL compatible logic levels |
US5023488A (en) * | 1990-03-30 | 1991-06-11 | Xerox Corporation | Drivers and receivers for interfacing VLSI CMOS circuits to transmission lines |
-
1993
- 1993-06-03 TW TW082104427A patent/TW247975B/zh active
- 1993-06-15 US US08/076,033 patent/US5397940A/en not_active Expired - Fee Related
- 1993-07-07 DE DE69318222T patent/DE69318222T2/de not_active Expired - Fee Related
- 1993-07-08 KR KR1019930012798A patent/KR100309081B1/ko not_active Expired - Fee Related
- 1993-07-14 JP JP19696093A patent/JP3509900B2/ja not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
JPH06216743A (ja) | 1994-08-05 |
US5397940A (en) | 1995-03-14 |
TW247975B (de) | 1995-05-21 |
KR940006344A (ko) | 1994-03-23 |
KR100309081B1 (ko) | 2001-12-15 |
DE69318222T2 (de) | 1998-10-29 |
JP3509900B2 (ja) | 2004-03-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69028261D1 (de) | Optimalisierte Ein- und Ausgangspuffer | |
DE69331889D1 (de) | Interaktives Ein-/Ausgabeendgerät | |
DE69317213D1 (de) | Ausgangspufferschaltungen | |
DE69332649D1 (de) | Datenverarbeitungs- und Ausgabegerät | |
DE69214968D1 (de) | Vermittlungssystem mit einer Eingangsverteilstufe für zeitmarkierte Pakete und mit einer Ausgangsstufe für die Gewährleistung der richtigen Reihenfolge der Pakete | |
DE69330355D1 (de) | Verstärkerausgangsstufe | |
DE69313026D1 (de) | Schnelle CMOS Ausgangspufferschaltungen | |
DE69321398D1 (de) | Datenverarbeitungssystem und Ausgangseinheit | |
DE69122993D1 (de) | Ein- und Ausgangsabtaster | |
DE69318222D1 (de) | System aus einer Ausgangs- und einer Eingangspufferschaltung | |
DE69515407D1 (de) | Ausgangspufferschaltung | |
DE69620323D1 (de) | Eingangspufferschaltung | |
DE69120160D1 (de) | Integrierte Schaltung mit einer Eingabe-Pufferschaltung | |
DE69329360D1 (de) | Datenverarbeitungsgerät und Ausgabegerät | |
DE69224572D1 (de) | Geregelte BICMOS-Ausgangspufferschaltung | |
DE69223676D1 (de) | Ausgangspufferschaltung | |
DE69628269D1 (de) | Konversionsverfahren einer Ausgangsdatenfolge in Invers-DCT und Schaltung davon | |
DE69332864D1 (de) | Datenverarbeitungs- und Ausgabegerät | |
DE4326136B4 (de) | Integrierte Schaltung mit Ausgangspufferschaltkreisen | |
ATA171291A (de) | Bauelementensatz aus paneelen | |
KR950004518U (ko) | 입출력신호 전달펜 | |
DE69324130D1 (de) | Eingangs-/ausgangsschutzschaltung | |
KR930003783U (ko) | 입력버퍼회로 | |
KR940021417U (ko) | 출력 버퍼회로 | |
KR940023684U (ko) | 집적회로의 입력버퍼 회로 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8327 | Change in the person/name/address of the patent owner |
Owner name: KONINKLIJKE PHILIPS ELECTRONICS N.V., EINDHOVEN, N |
|
8320 | Willingness to grant licences declared (paragraph 23) | ||
8339 | Ceased/non-payment of the annual fee |