JPH01302444A
(ja)
*
|
1988-05-31 |
1989-12-06 |
Toshiba Corp |
論理アドレスキャッシュ制御方式
|
US5148533A
(en)
*
|
1989-01-05 |
1992-09-15 |
Bull Hn Information Systems Inc. |
Apparatus and method for data group coherency in a tightly coupled data processing system with plural execution and data cache units
|
US5371874A
(en)
*
|
1989-01-27 |
1994-12-06 |
Digital Equipment Corporation |
Write-read/write-pass memory subsystem cycle
|
US5179679A
(en)
*
|
1989-04-07 |
1993-01-12 |
Shoemaker Kenneth D |
Apparatus and method for permitting reading of data from an external memory when data is stored in a write buffer in the event of a cache read miss
|
US5119485A
(en)
*
|
1989-05-15 |
1992-06-02 |
Motorola, Inc. |
Method for data bus snooping in a data processing system by selective concurrent read and invalidate cache operation
|
US5155824A
(en)
*
|
1989-05-15 |
1992-10-13 |
Motorola, Inc. |
System for transferring selected data words between main memory and cache with multiple data words and multiple dirty bits for each address
|
US5287484A
(en)
*
|
1989-06-21 |
1994-02-15 |
Hitachi, Ltd. |
Multi-processor system for invalidating hierarchical cache
|
JP2511146B2
(ja)
*
|
1989-07-07 |
1996-06-26 |
富士通株式会社 |
デ―タ処理装置
|
US5283886A
(en)
*
|
1989-08-11 |
1994-02-01 |
Hitachi, Ltd. |
Multiprocessor cache system having three states for generating invalidating signals upon write accesses
|
CA2028085A1
(en)
*
|
1989-11-03 |
1991-05-04 |
Dale J. Mayer |
Paged memory controller
|
EP0435475B1
(de)
*
|
1989-12-22 |
1996-02-07 |
Digital Equipment Corporation |
Hochleistungsrasterpuffer- und -cachespeicheranordnung
|
GB2239724B
(en)
*
|
1990-01-05 |
1993-11-24 |
Sun Microsystems Inc |
Apparatus for maintaining consistency in a multi-processor computer system using virtual caching
|
US5452463A
(en)
*
|
1990-05-25 |
1995-09-19 |
Dell Usa, L.P. |
Processor and cache controller interface lock jumper
|
US5249286A
(en)
*
|
1990-05-29 |
1993-09-28 |
National Semiconductor Corporation |
Selectively locking memory locations within a microprocessor's on-chip cache
|
US5249284A
(en)
*
|
1990-06-04 |
1993-09-28 |
Ncr Corporation |
Method and system for maintaining data coherency between main and cache memories
|
US5226150A
(en)
*
|
1990-10-01 |
1993-07-06 |
Digital Equipment Corporation |
Apparatus for suppressing an error report from an address for which an error has already been reported
|
US5339397A
(en)
*
|
1990-10-12 |
1994-08-16 |
International Business Machines Corporation |
Hardware primary directory lock
|
US5249282A
(en)
*
|
1990-11-21 |
1993-09-28 |
Benchmarq Microelectronics, Inc. |
Integrated cache memory system with primary and secondary cache memories
|
US5249283A
(en)
*
|
1990-12-24 |
1993-09-28 |
Ncr Corporation |
Cache coherency method and apparatus for a multiple path interconnection network
|
US5303362A
(en)
*
|
1991-03-20 |
1994-04-12 |
Digital Equipment Corporation |
Coupled memory multiprocessor computer system including cache coherency management protocols
|
JPH04328657A
(ja)
*
|
1991-04-30 |
1992-11-17 |
Toshiba Corp |
キャッシュメモリ
|
US5353423A
(en)
*
|
1991-06-21 |
1994-10-04 |
Compaq Computer Corporation |
Memory controller for use with write-back cache system and multiple bus masters coupled to multiple buses
|
US5440752A
(en)
*
|
1991-07-08 |
1995-08-08 |
Seiko Epson Corporation |
Microprocessor architecture with a switch network for data transfer between cache, memory port, and IOU
|
GB2260429B
(en)
*
|
1991-10-11 |
1995-05-24 |
Intel Corp |
Versatile cache memory
|
US5301298A
(en)
*
|
1991-10-11 |
1994-04-05 |
Intel Corporation |
Processor for multiple cache coherent protocols
|
US5584017A
(en)
*
|
1991-12-19 |
1996-12-10 |
Intel Corporation |
Cache control which inhibits snoop cycles if processor accessing memory is the only processor allowed to cache the memory location
|
EP0553743A1
(de)
*
|
1992-01-31 |
1993-08-04 |
Motorola, Inc. |
Cachespeichersteuerungseinrichtung
|
EP0553742A1
(de)
*
|
1992-01-31 |
1993-08-04 |
Motorola, Inc. |
Verfahren zum Betreiben eines ersten und zweiten Cacheetikettenspeicherfeldes
|
JPH06318174A
(ja)
*
|
1992-04-29 |
1994-11-15 |
Sun Microsyst Inc |
キャッシュ・メモリ・システム及び主メモリに記憶されているデータのサブセットをキャッシュする方法
|
GB2271201B
(en)
*
|
1992-10-01 |
1995-12-13 |
Digital Equipment Int |
Low-overhead,non-coherent cache refreshment mechanism
|
DE69327643T2
(de)
*
|
1992-12-18 |
2000-08-31 |
Advanced Micro Devices, Inc. |
Cachespeichersysteme
|
US5682515A
(en)
*
|
1993-01-25 |
1997-10-28 |
Benchmarq Microelectronics, Inc. |
Low power set associative cache memory with status inhibit of cache data output
|
US5530832A
(en)
*
|
1993-10-14 |
1996-06-25 |
International Business Machines Corporation |
System and method for practicing essential inclusion in a multiprocessor and cache hierarchy
|
JP2634141B2
(ja)
*
|
1994-01-19 |
1997-07-23 |
インターナショナル・ビジネス・マシーンズ・コーポレイション |
マルチプロセッサ・システム
|
JPH07248974A
(ja)
*
|
1994-03-10 |
1995-09-26 |
Hitachi Ltd |
情報処理装置
|
US5557769A
(en)
*
|
1994-06-17 |
1996-09-17 |
Advanced Micro Devices |
Mechanism and protocol for maintaining cache coherency within an integrated processor
|
US5548752A
(en)
*
|
1994-08-10 |
1996-08-20 |
Motorola, Inc. |
Method and system for storing data in a memory device
|
US6000017A
(en)
*
|
1995-01-20 |
1999-12-07 |
Intel Corporation |
Hybrid tag architecture for a cache memory
|
US5594863A
(en)
*
|
1995-06-26 |
1997-01-14 |
Novell, Inc. |
Method and apparatus for network file recovery
|
US5778431A
(en)
*
|
1995-12-19 |
1998-07-07 |
Advanced Micro Devices, Inc. |
System and apparatus for partially flushing cache memory
|
US7266725B2
(en)
|
2001-09-03 |
2007-09-04 |
Pact Xpp Technologies Ag |
Method for debugging reconfigurable architectures
|
US6021466A
(en)
*
|
1996-03-14 |
2000-02-01 |
Compaq Computer Corporation |
Transferring data between caches in a multiple processor environment
|
US5960456A
(en)
*
|
1996-05-17 |
1999-09-28 |
National Semiconductor Corporation |
Method and apparatus for providing a readable and writable cache tag memory
|
US5860113A
(en)
*
|
1996-06-03 |
1999-01-12 |
Opti Inc. |
System for using a dirty bit with a cache memory
|
US5937431A
(en)
*
|
1996-07-12 |
1999-08-10 |
Samsung Electronics Co., Ltd. |
Multi- node, multi-level cache- only memory architecture with relaxed inclusion
|
JP3590203B2
(ja)
|
1996-07-16 |
2004-11-17 |
株式会社東芝 |
記憶手段の制御方法及びその装置
|
DE19654595A1
(de)
|
1996-12-20 |
1998-07-02 |
Pact Inf Tech Gmbh |
I0- und Speicherbussystem für DFPs sowie Bausteinen mit zwei- oder mehrdimensionaler programmierbaren Zellstrukturen
|
US6542998B1
(en)
|
1997-02-08 |
2003-04-01 |
Pact Gmbh |
Method of self-synchronization of configurable elements of a programmable module
|
US5900016A
(en)
*
|
1997-04-02 |
1999-05-04 |
Opti Inc. |
System for using a cache memory with a write-back architecture
|
JPH1173370A
(ja)
*
|
1997-08-29 |
1999-03-16 |
Fujitsu Ltd |
情報処理装置
|
US8686549B2
(en)
*
|
2001-09-03 |
2014-04-01 |
Martin Vorbach |
Reconfigurable elements
|
DE19861088A1
(de)
|
1997-12-22 |
2000-02-10 |
Pact Inf Tech Gmbh |
Verfahren zur Reparatur von integrierten Schaltkreisen
|
JP4179677B2
(ja)
|
1998-09-04 |
2008-11-12 |
株式会社ルネサステクノロジ |
マルチプロセッサ装置
|
US7003660B2
(en)
|
2000-06-13 |
2006-02-21 |
Pact Xpp Technologies Ag |
Pipeline configuration unit protocols and communication
|
US8230411B1
(en)
|
1999-06-10 |
2012-07-24 |
Martin Vorbach |
Method for interleaving a program over a plurality of cells
|
US8058899B2
(en)
|
2000-10-06 |
2011-11-15 |
Martin Vorbach |
Logic cell array and bus system
|
US7844796B2
(en)
|
2001-03-05 |
2010-11-30 |
Martin Vorbach |
Data processing device and method
|
US9037807B2
(en)
|
2001-03-05 |
2015-05-19 |
Pact Xpp Technologies Ag |
Processor arrangement on a chip including data processing, memory, and interface elements
|
US7444531B2
(en)
|
2001-03-05 |
2008-10-28 |
Pact Xpp Technologies Ag |
Methods and devices for treating and processing data
|
WO2005045692A2
(en)
|
2003-08-28 |
2005-05-19 |
Pact Xpp Technologies Ag |
Data processing device and method
|
US7996827B2
(en)
|
2001-08-16 |
2011-08-09 |
Martin Vorbach |
Method for the translation of programs for reconfigurable architectures
|
US7434191B2
(en)
|
2001-09-03 |
2008-10-07 |
Pact Xpp Technologies Ag |
Router
|
US8686475B2
(en)
*
|
2001-09-19 |
2014-04-01 |
Pact Xpp Technologies Ag |
Reconfigurable elements
|
AU2003208266A1
(en)
|
2002-01-19 |
2003-07-30 |
Pact Xpp Technologies Ag |
Reconfigurable processor
|
EP1514193B1
(de)
|
2002-02-18 |
2008-07-23 |
PACT XPP Technologies AG |
Bussysteme und rekonfigurationsverfahren
|
US8914590B2
(en)
|
2002-08-07 |
2014-12-16 |
Pact Xpp Technologies Ag |
Data processing method and device
|
US20110161977A1
(en)
*
|
2002-03-21 |
2011-06-30 |
Martin Vorbach |
Method and device for data processing
|
AU2003286131A1
(en)
|
2002-08-07 |
2004-03-19 |
Pact Xpp Technologies Ag |
Method and device for processing data
|
US7657861B2
(en)
|
2002-08-07 |
2010-02-02 |
Pact Xpp Technologies Ag |
Method and device for processing data
|
EP1537486A1
(de)
|
2002-09-06 |
2005-06-08 |
PACT XPP Technologies AG |
Rekonfigurierbare sequenzerstruktur
|
GB2411019B
(en)
*
|
2004-02-16 |
2007-03-07 |
Advanced Risc Mach Ltd |
Data accesses in data processing
|
US8332592B2
(en)
*
|
2004-10-08 |
2012-12-11 |
International Business Machines Corporation |
Graphics processor with snoop filter
|
US20070150658A1
(en)
*
|
2005-12-28 |
2007-06-28 |
Jaideep Moses |
Pinning locks in shared cache
|
JP2009524134A
(ja)
*
|
2006-01-18 |
2009-06-25 |
ペーアーツェーテー イクスペーペー テクノロジーズ アクチエンゲゼルシャフト |
ハードウェア定義方法
|
US8180968B2
(en)
*
|
2007-03-28 |
2012-05-15 |
Oracle America, Inc. |
Reduction of cache flush time using a dirty line limiter
|
JP2011503733A
(ja)
*
|
2007-11-17 |
2011-01-27 |
トーマス リヒター |
リコンフィギュラブルな浮動小数点レベルおよびビットレベルのデータ処理ユニット
|
DE112008003670A5
(de)
*
|
2007-11-28 |
2010-10-28 |
Pact Xpp Technologies Ag |
Über Datenverarbeitung
|
EP2235627A1
(de)
*
|
2007-12-07 |
2010-10-06 |
Krass, Maren |
Verwendung von funktionsaufrufen als compiler-direktiven
|