CN1439971A - Serial interface bus communication controller - Google Patents
Serial interface bus communication controller Download PDFInfo
- Publication number
- CN1439971A CN1439971A CN 02140851 CN02140851A CN1439971A CN 1439971 A CN1439971 A CN 1439971A CN 02140851 CN02140851 CN 02140851 CN 02140851 A CN02140851 A CN 02140851A CN 1439971 A CN1439971 A CN 1439971A
- Authority
- CN
- China
- Prior art keywords
- bus
- interface
- circuit
- data buffer
- control
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004891 communication Methods 0.000 title claims abstract description 61
- 238000012545 processing Methods 0.000 claims abstract description 22
- 230000003139 buffering effect Effects 0.000 claims abstract description 13
- 238000012544 monitoring process Methods 0.000 claims abstract description 5
- 230000015572 biosynthetic process Effects 0.000 claims description 21
- 125000004122 cyclic group Chemical group 0.000 claims description 7
- 238000004519 manufacturing process Methods 0.000 abstract description 6
- 230000000694 effects Effects 0.000 abstract 1
- 230000005540 biological transmission Effects 0.000 description 17
- 238000001514 detection method Methods 0.000 description 5
- 238000012795 verification Methods 0.000 description 4
- 238000010586 diagram Methods 0.000 description 3
- 238000012856 packing Methods 0.000 description 3
- 238000012546 transfer Methods 0.000 description 3
- 238000006243 chemical reaction Methods 0.000 description 2
- 239000000284 extract Substances 0.000 description 2
- 238000000034 method Methods 0.000 description 2
- 238000012360 testing method Methods 0.000 description 2
- 238000012550 audit Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 230000005577 local transmission Effects 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
- 230000009466 transformation Effects 0.000 description 1
- 238000013519 translation Methods 0.000 description 1
Images
Landscapes
- Small-Scale Networks (AREA)
Abstract
A serial interface bus communication controller comprises an interface part, a bus part and a communication logic control part; the interface part comprises an interface end serial asynchronous receiving and transmitting unit and a data buffering processing unit 1; the bus part comprises a bus end serial asynchronous receiving and transmitting unit and a data buffer processing unit 2; the communication logic control part comprises a communication control unit, an error counting and processing circuit and a carrier sense multiple access collision monitoring circuit. The invention can fully utilize the idle resources of the existing control objects on the premise of meeting the communication requirement of the home control system, thereby not only reducing the manufacturing cost of the bus communication controller, but also greatly reducing the total cost of the home control system. The device has the characteristics of simple structure, low manufacturing cost, low application cost and good application effect. Can be widely applied to a family control system and a similar control system.
Description
Technical field: the present invention relates to a kind of bus communication control device, the universal serial bus mode control device of usefulness of communicating by letter between particularly a kind of single-chip microcomputer and single-chip microcomputer or single-chip microcomputer and the personal computer.
Technical background: at present, existing single-chip microcomputer and single-chip microcomputer, or the multiple access communication of single-chip microcomputer and PC personal computer generally is to utilize parallel interface to carry out serial bus communication.Used bus communication controller (claiming the bus communication control chip again) in communication substantially all is by the design of synchronous communication working method, is used for industry more.It is fast that this parallel interface bus communication controler has data rate, and antijamming capability is strong, and fault tolerance is strong, and the reliability height can be than the characteristics of working under the rugged surroundings.But the cost of manufacture of this bus communication controller is higher.In present home control system, controlling object is various electrical appliances (as TV, refrigerator, micro-wave oven etc.) that single-chip microcomputer is housed or by the electrical appliance (as by the electric light under the Single-chip Controlling, electric furnace, socket etc.) of single-chip microcomputer Centralized Monitoring, system environments is better relatively, and is lower to the requirement of data transmission.In the control system of home control system or similar application environment, use this parallel interface bus communication controler, obviously on function, have redundancy and cost higher.In the existing in addition home control system, the parallel port of the single-chip microcomputer on each controlling object all requires occupied because of internal control basically, therefore adopt this parallel interface bus communication controler, also to transform under many situations existing controlling object, this transformation had both increased the cost of home control system, made troubles for again controlling object manufacturer.Adopt parallel interface bus communication controler line more besides, complicated again.
Technical scheme: the objective of the invention is to, a kind of communication controller of serial interface bus is provided.It is to use serial line interface to carry out bus communication.It both can significantly reduce the cost of manufacture of bus communication controller and the total cost of home control system; Can satisfy the communicating requirement of home control system again, adapt to existing controlling object, and the resource of existing controlling object is more made full use of.
The present invention is achieved in that a kind of communication controller of serial interface bus, and its formation comprises the interface section, bus portion and communication logic control section; It is characterized in that: the data buffering processing unit 1 that the formation of interface section comprises interface end asynchronous serial Transmit-Receive Unit and joins with it; The data buffering processing unit 2 that the formation of bus portion comprises bus end asynchronous serial Transmit-Receive Unit and joins with it; The communication logic control section comprises communication control unit, error count and fault processing circuit, carrier sense multiple access conflict monitoring circuit.
In the above-mentioned communication controller of serial interface bus; The formation of described interface end asynchronous serial Transmit-Receive Unit comprises interface end asynchronous serial transceiver, the string that joins with transceiver-and change-over circuit and also-string change-over circuit; The formation of described data buffering processing unit 1 comprises that interface reception data buffer and interface send the data buffer; The formation of described bus end asynchronous serial Transmit-Receive Unit comprises bus end asynchronous serial transceiver, join with it also-string change-over circuit and string-and change-over circuit; The formation of described data buffering processing unit 2 comprises that bus sends data buffer and bus reception data buffer; Described communication control unit comprises that the transmit control register heap adds up and checking circuit, and the cyclic redundancy code generation circuit receives the control register heap, adds up and generative circuit address check circuit, CRC circuit, time-out check circuit.
In the aforesaid communication controller of serial interface bus, described interface reception data buffer comprises data buffer 1, interface buffer control circuit 1; Interface sends the data buffer and comprises data buffer 2, interface buffer control circuit 2; Bus sends the data buffer and comprises data buffer 3, bus buffer district control circuit 1; The bus reception data buffer comprises data buffer 4, bus buffer district control circuit 2; Receive the control register heap and comprise that frame tagged word register file 2, interface transmit control register heap, bus receive control register heap, answering circuit 2 and answering circuit 4; The transmit control register heap comprises that frame tagged word register file 1, interface receive control register heap, bus transmit control register heap, answering circuit 1 and answering circuit 3; Interface end asynchronous serial transceiver comprises that interface asynchronism transceiver (UART), frame format packeting circuit 1, frame format unpack circuit 1; Bus end asynchronous serial transceiver comprises that bus asynchronism transceiver (UART), frame format packeting circuit 2, frame format unpack circuit 2.
Compared with the prior art, the present invention provides a kind of bus communication controller that adopts serial line interface to carry out bus communication according to the communication characteristics of home control system.The present invention has made full use of the slack resources of existing controlling object under the prerequisite that satisfies the home control system communicating requirement, need not transform existing controlling object, and wiring is simple.Not only reduce the cost of manufacture of bus communication controller, and reduced the total cost of home control system significantly.The present invention has simple in structure, and cost of manufacture is low, and application cost is low, the integrated application good effectiveness.Can be widely used in the control system LAN (Local Area Network) and device of home control system and similar application environment.
Below in conjunction with accompanying drawing the specific embodiment of the present invention is further described.
Accompanying drawing 1 is the circuit structure block diagram 1 of communication controller of serial interface bus;
Accompanying drawing 2 is circuit structure block diagrams 2 of communication controller of serial interface bus;
Accompanying drawing 3 is circuit structure block diagrams 3 of communication controller of serial interface bus.
Embodiment: the formation of communication controller of serial interface bus comprises the interface section, bus portion and communication logic control section.As shown in Figure 1, the formation of the interface section data buffering processing unit 1 that comprises interface end asynchronous serial Transmit-Receive Unit and join with it; The data buffering processing unit 2 that the formation of bus portion comprises bus end asynchronous serial Transmit-Receive Unit and joins with it; The communication logic control section comprises communication control unit, error count and fault processing circuit, carrier sense multiple access conflict monitoring circuit.Again as shown in Figure 2, the formation of described interface end asynchronous serial Transmit-Receive Unit can comprise interface end asynchronous serial transceiver, the string that joins with transceiver-and change-over circuit and also-string change-over circuit; The formation of described data buffering processing unit 1 can comprise that interface reception data buffer and interface send the data buffer; The formation of described bus end asynchronous serial Transmit-Receive Unit can comprise bus end asynchronous serial transceiver, join with it also-string change-over circuit and string-and change-over circuit; The formation of described data buffering processing unit 2 can comprise that bus sends data buffer and bus reception data buffer; Described communication control unit comprises that the transmit control register heap adds up and checking circuit, and the cyclic redundancy code generation circuit receives the control register heap, adds up and generative circuit address check circuit, CRC circuit, time-out check circuit.Again as shown in Figure 3, described interface reception data buffer can comprise data buffer 1, interface buffer control circuit 1; Interface sends the data buffer can comprise data buffer 2, interface buffer control circuit 2; Bus sends the data buffer can comprise data buffer 3, bus buffer district control circuit 1; The bus reception data buffer can comprise data buffer 4, bus buffer district control circuit 2; Receive the control register heap and can comprise that frame tagged word register file 2, interface transmit control register heap, bus receive control register heap, answering circuit 2 and answering circuit 4; The transmit control register heap can comprise that frame tagged word register file 1, interface receive control register heap, bus transmit control register heap, answering circuit 1 and answering circuit 3; Interface end asynchronous serial transceiver can comprise that interface asynchronism transceiver, frame format packeting circuit 1, frame format unpack circuit 1; Bus end asynchronous serial transceiver can comprise that bus asynchronism transceiver, frame format packeting circuit 2, frame format unpack circuit 2.Whole communication controller of serial interface bus can be made into an integrated circuit (IC) chip.Can realize error count and fault processing function with the fatal error testing circuit shown in the accompanying drawing 3 during concrete the making, and-string change-over circuit and string-and change-over circuit can merger unpack in the circuit in frame format packeting circuit and frame format.
Because in the existing home control system, not idle not the using of full duplex serial communication interface that a programmable UART of having (asynchronism transceiver) function is all arranged in the single-chip microcomputer of each controlling object, therefore with communication controller of serial interface bus therewith communication interface join, both need not transform existing controlling object, utilized the idle resource of controlling object again, and adopted the serial interface communication mode, line has only several, and adopt the parallel interface communication mode, then need tens.
The principle of work of communication controller of serial interface bus: the mode that equipment adopts universal asynchronous serial communication sends to the Asynchronous Serial Interface IRX of communication controller of serial interface bus and contains initial symbol, data length, control command word, destination address, data block, verification and and the frame sequence of end mark.Through communication controller of serial interface bus internal interface end asynchronous serial transceiver, be reduced into 8 bit stream, by string-and change-over circuit become parallel data and deposit the interface reception data buffer in.Simultaneously, send and add up and checking circuit, determine whether the transmission data are correct, send the transmit control register heap the result.The transmit control register heap extracts control command word, destination address and transmission data from the interface reception data buffer, and deposit bus in and send the data buffer, add local address, by the cyclic redundancy code generation circuit check code is deposited in check field simultaneously, and organize the bus transfer frame.(the bus transfer frame is the frame sequence with initial symbol, destination address, local address, control command word, length, data block, check field and end mark.) according to different control word decisions data to be sent to bus be to adopt the broadcast mode or the mode of intelligence transmission for transmit control register heap, start to send.The signal that collision detection provides according to carrier sense multiple access when being the bus free time, allows to send, and then starts to send.Bus sends the data buffer and data is sent also-gone here and there change-over circuit to form serial sequence.Send bus transfer frame through asynchronous serial bus interface BTX to communication bus by bus end asynchronous serial transceiver at last.Adopting the mode of " listening while saying " to determine whether to send successfully in the process of transmitting, specifically is that BRX by the asynchronous serial bus interface receives more whether the bit sequence of the bit sequence that sends to bus and transmission is input to the carrier sense multiple access collision detection circuit consistent.If consistent, then continue to send; If inconsistent then notify transmit control register heap and error count fault processing circuit immediately, stop transmission.If error count is overflowed, then carry out fault processing, stop to send, producing mismark etc.
On the contrary,, at first be input to bus end asynchronous serial transceiver, be reduced to 8 bit stream, send serial-parallel conversion circuit, CRC circuit, time-out check circuit through asynchronous serial bus interface BRX if communication bus is sent a transmission frame sequence.String-also then deposit the bus reception data buffer in after the conversion; The cyclic redundancy check circuit obtains sending reception control register heap behind the result, determines whether transmission frame is effective; The signal whether the time-out check circuit then provides frame sequence to finish can accurately reset whole receiving circuit, enters new wait accepting state.The address check circuit then extracts DAF destination address field and local address relatively from the bus reception data buffer, determine to mail to local transmission frame.Destination address, control command word and data block deposit interface transmission data buffer in the control register heap copy bus reception data buffer by receiving.Simultaneously by add up and generative circuit obtain verification and, also deposit interface in and send the data buffer.Receive the control register heap and start the interface transmission, interface sends the data buffer data and forms 8 bit streams through parallel-to-serial converter, sends into interface end asynchronous serial transceiver and mails to equipment through Asynchronous Serial Interface ITX.
Frame tagged word register file 1 is the result who unpacks according to frame, stores the tagged word of representative frame into the relevant register heap, as command word, frame length, source address, destination address, local update address, local update control register etc.Interface transmit control register heap is when control interface transmission interface buffer zone control circuit 2 starts work; Judge that interface sends condition, start to send; Control adds up and generates (adding up and generation module); Control interface frame format packing (frame format packing 1).It is that the verification received frame is corrected errors that bus receives the control register heap, judges frame head, postamble, judges Cyclic Redundancy Code (CRC module), judge information bit length, judge receive time-out (time-out check module), by source address, destination address, the judgment frame sending direction; The audit interface state judges whether to move frame information to interface; When control bus reception data buffer control module 2 starts work.The result that frame tagged word register file module 2 unpacks according to frame stores the tagged word of representative frame into the relevant register heap, as command word, frame length, source address, destination address, local update address, local update control register etc.It is that the verification received frame is corrected errors that interface receives the control register heap, judges frame head, postamble, judges and add up and (add up and check module) that judgment frame length is judged receive time-out (time-out check module); The supervision bus state judges whether to the bus translation frame information; When control interface buffer zone control circuit 1 starts work.Bus transmit control register heap is when control bus buffer zone control module 1 starts work; Judge that bus sends condition, start to send; The Control Circulation redundanat code generates (Cyclic Redundancy Code generation module); Control bus frame format packing (frame format packetization module).The data buffer comprises the interface reception data buffer, interface sends data buffer, bus reception data buffer, bus transmission data buffer 4 block RAMs, and every block size is 8*32bit.The buffer zone control circuit is used to produce read-write control signal, the read/write address of data buffer (RAM) and empties the buffer zone signal.The frame structure parse module is the characteristics according to dissimilar frame structures, and frame data are unpacked.The frame structure packetization module is the characteristics according to dissimilar frame structures, and frame data are packed.Asynchronism transceiver (UART) module is to receive and the standard of transmission start-stop type charcter topology start bit, 8 bit data positions and a position of rest.Sample frequency is ten sixths of interface baud rate.If the charcter topology mistake, interface end abandons automatically; The fatal error of then carrying out bus end detects (fatal error detection module) and replys judge module: the acknowledgement frame that receives is handled accordingly; Check results to non-acknowledgement frame is replied processing accordingly; Chip is provided with frame is replied and warm reset (having only interface that this function is arranged); Start transmission transmission acknowledgement frame (having only bus that this function is arranged) according to bus acknowledge situation control interface.Carrier sense, collision detection module are used for the real-time listening bus, and address priority is judged in collision detection.The fatal error testing circuit is the charcter topology when set form when containing one or more non-tagmeme, then detects a form error, produces bus error (fatal error) when being accumulated to 128 form errors.And control interface transmit control register heap starts interface transmission transmission fatal error frame.
Claims (3)
1, a kind of communication controller of serial interface bus, its formation comprises the interface section, bus portion and communication logic control section; It is characterized in that: the data buffering processing unit 1 that the formation of interface section comprises interface end asynchronous serial Transmit-Receive Unit and joins with it; The data buffering processing unit 2 that the formation of bus portion comprises bus end asynchronous serial Transmit-Receive Unit and joins with it; The communication logic control section comprises communication control unit, error count and fault processing circuit, carrier sense multiple access conflict monitoring circuit.
2, communication controller of serial interface bus according to claim 1, it is characterized in that: the formation of described interface end asynchronous serial Transmit-Receive Unit comprises interface end asynchronous serial transceiver, the string that joins with transceiver-and change-over circuit and also-string change-over circuit; The formation of described data buffering processing unit 1 comprises that interface reception data buffer and interface send the data buffer; The formation of described bus end asynchronous serial Transmit-Receive Unit comprises bus end asynchronous serial transceiver, join with it also-string change-over circuit and string-and change-over circuit; The formation of described data buffering processing unit 2 comprises that bus sends data buffer and bus reception data buffer; Described communication control unit comprises that the transmit control register heap adds up and checking circuit, and the cyclic redundancy code generation circuit receives the control register heap, adds up and generative circuit address check circuit, CRC circuit, time-out check circuit.
3, communication controller of serial interface bus according to claim 2 is characterized in that: described interface reception data buffer comprises data buffer 1, interface buffer control circuit 1; Interface sends the data buffer and comprises data buffer 2, interface buffer control circuit 2; Bus sends the data buffer and comprises data buffer 3, bus buffer district control circuit 1; The bus reception data buffer comprises data buffer 4, bus buffer district control circuit 2; Receive the control register heap and comprise that frame tagged word register file 2, interface transmit control register heap, bus receive control register heap, answering circuit 2 and answering circuit 4; The transmit control register heap comprises that frame tagged word register file 1, interface receive control register heap, bus transmit control register heap, answering circuit 1 and answering circuit 3; Interface end asynchronous serial transceiver comprises that interface asynchronism transceiver, frame format packeting circuit 1, frame format unpack circuit 1; Bus end asynchronous serial transceiver comprises that bus asynchronism transceiver, frame format packeting circuit 2, frame format unpack circuit 2.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CNB021408513A CN1316387C (en) | 2002-02-20 | 2002-07-05 | Serial interface bus communication controller |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN02113384 | 2002-02-20 | ||
CN02113384.0 | 2002-02-20 | ||
CNB021408513A CN1316387C (en) | 2002-02-20 | 2002-07-05 | Serial interface bus communication controller |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1439971A true CN1439971A (en) | 2003-09-03 |
CN1316387C CN1316387C (en) | 2007-05-16 |
Family
ID=27805944
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB021408513A Expired - Fee Related CN1316387C (en) | 2002-02-20 | 2002-07-05 | Serial interface bus communication controller |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN1316387C (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN100461141C (en) * | 2005-03-22 | 2009-02-11 | 威盛电子股份有限公司 | Method and related device for monitoring system bus |
CN100563147C (en) * | 2004-09-03 | 2009-11-25 | 冲电气工业株式会社 | Communication control unit, communication control method, node and communication system |
CN101620558B (en) * | 2008-07-01 | 2011-08-03 | 环旭电子股份有限公司 | General debugging-assistant device |
CN108446243A (en) * | 2018-03-20 | 2018-08-24 | 上海奉天电子股份有限公司 | A kind of two-way communication and system based on Serial Peripheral Interface (SPI) |
CN109284248A (en) * | 2018-08-23 | 2019-01-29 | 深圳柴火创客教育服务有限公司 | UART bus communication method, equipment and its functional module using UART bus communication |
CN112468379A (en) * | 2020-11-03 | 2021-03-09 | 中国航空工业集团公司西安航空计算技术研究所 | Communication bus with node equal authority |
CN114503520A (en) * | 2019-08-09 | 2022-05-13 | 罗伯特·博世有限公司 | Collision detector for a subscriber station of a serial bus system and method for communication in a serial bus system |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101465839B (en) * | 2008-10-24 | 2012-07-04 | 北京蛙视通信技术有限责任公司 | Transmission control method and apparatus for serial data |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5504777A (en) * | 1992-10-09 | 1996-04-02 | E-Systems, Inc. | Communications system using open architecture bus lines |
JPH10290268A (en) * | 1997-04-17 | 1998-10-27 | Matsushita Electric Ind Co Ltd | Synchronous serial communication circuit and communicating method |
CN1108556C (en) * | 2000-01-10 | 2003-05-14 | 深圳奥士达电子有限公司 | Ideal high-speed digital code printer interface |
CN2461214Y (en) * | 2000-11-22 | 2001-11-21 | 岳阳宏讯计算机技术开发有限公司 | Household network adapter |
-
2002
- 2002-07-05 CN CNB021408513A patent/CN1316387C/en not_active Expired - Fee Related
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN100563147C (en) * | 2004-09-03 | 2009-11-25 | 冲电气工业株式会社 | Communication control unit, communication control method, node and communication system |
CN100461141C (en) * | 2005-03-22 | 2009-02-11 | 威盛电子股份有限公司 | Method and related device for monitoring system bus |
CN101620558B (en) * | 2008-07-01 | 2011-08-03 | 环旭电子股份有限公司 | General debugging-assistant device |
CN108446243A (en) * | 2018-03-20 | 2018-08-24 | 上海奉天电子股份有限公司 | A kind of two-way communication and system based on Serial Peripheral Interface (SPI) |
CN109284248A (en) * | 2018-08-23 | 2019-01-29 | 深圳柴火创客教育服务有限公司 | UART bus communication method, equipment and its functional module using UART bus communication |
CN114503520A (en) * | 2019-08-09 | 2022-05-13 | 罗伯特·博世有限公司 | Collision detector for a subscriber station of a serial bus system and method for communication in a serial bus system |
CN114503520B (en) * | 2019-08-09 | 2023-05-02 | 罗伯特·博世有限公司 | Conflict detector for subscriber stations of a serial bus system and method for communication in a serial bus system |
CN112468379A (en) * | 2020-11-03 | 2021-03-09 | 中国航空工业集团公司西安航空计算技术研究所 | Communication bus with node equal authority |
CN112468379B (en) * | 2020-11-03 | 2022-06-28 | 中国航空工业集团公司西安航空计算技术研究所 | Communication bus with node equal authority |
Also Published As
Publication number | Publication date |
---|---|
CN1316387C (en) | 2007-05-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN101208678B (en) | Software layer for communication between RS-232 to I2C translation IC and a host | |
CN107819659B (en) | Intelligent cascade communication network based on SPI | |
CN102932489A (en) | Multi-channel ARINC429 bus interface | |
CN103714029A (en) | Novel two-line synchronous communication protocol and application | |
CN104008082A (en) | Converter of 1553B bus remote terminal (RT) node and controller area network (CAN) bus | |
CN1316387C (en) | Serial interface bus communication controller | |
KR20150096495A (en) | Apparatus and method for encoding mdio into sgmii transmissions | |
CN101778038B (en) | Gigabit Ethernet-based high-speed data transmission system of embedded equipment | |
CN101753486B (en) | Industrial automation field bus gateway equipment | |
CN101005379A (en) | Universal controller for control network | |
CN110113209B (en) | MIPI (Mobile industry processor interface) protocol-based inter-device communication method and equipment topological structure | |
CN1549520A (en) | Method for realizing universal simplified gateway equipment in intelligent home system | |
CN118260230A (en) | HDLC communication controller with cross RS485 bus fast data forwarding function | |
CN1964300A (en) | Read-write serial interface bus communication controller | |
CN115442178B (en) | Multi-axis servo bus control circuit and multi-axis servo system | |
CN201820120U (en) | Self-adapting multibus execution mechanism controller | |
CN1964302A (en) | Serial interface bus communication controller with SPI interface | |
CN116633968A (en) | Industrial control system and method based on FPGA | |
CN213367785U (en) | On-board communication circuit and device based on CAN communication | |
CN1964304A (en) | Readable and writable serial interface bus communication controller with SPI interface | |
CN210518377U (en) | EtherCAT, ProfiNET bus compatible system | |
CN108270694A (en) | A kind of high speed transmission method based on LVDS | |
CN1964299A (en) | Programmable interface controller/communication controller | |
CN1964303A (en) | Read-write programmable I/O interface controller/communication controller | |
CN1964305A (en) | Programmable I/O interface controller/communication controller |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
C19 | Lapse of patent right due to non-payment of the annual fee | ||
CF01 | Termination of patent right due to non-payment of annual fee |