CN113594135B - 半导体封装体及其制造方法 - Google Patents
半导体封装体及其制造方法 Download PDFInfo
- Publication number
- CN113594135B CN113594135B CN202110435842.XA CN202110435842A CN113594135B CN 113594135 B CN113594135 B CN 113594135B CN 202110435842 A CN202110435842 A CN 202110435842A CN 113594135 B CN113594135 B CN 113594135B
- Authority
- CN
- China
- Prior art keywords
- semiconductor
- insulating layer
- semiconductor structure
- semiconductor package
- recess
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 208
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 23
- 238000000034 method Methods 0.000 claims description 99
- 230000008569 process Effects 0.000 claims description 61
- 238000002161 passivation Methods 0.000 claims description 47
- 239000000758 substrate Substances 0.000 claims description 17
- 238000009413 insulation Methods 0.000 claims description 8
- 239000000463 material Substances 0.000 description 20
- 238000010438 heat treatment Methods 0.000 description 15
- 230000004888 barrier function Effects 0.000 description 12
- 239000003795 chemical substances by application Substances 0.000 description 11
- 238000005530 etching Methods 0.000 description 11
- 239000004020 conductor Substances 0.000 description 9
- 229910052581 Si3N4 Inorganic materials 0.000 description 6
- 238000000231 atomic layer deposition Methods 0.000 description 6
- 238000005137 deposition process Methods 0.000 description 6
- 238000005240 physical vapour deposition Methods 0.000 description 6
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 6
- 230000008878 coupling Effects 0.000 description 5
- 238000010168 coupling process Methods 0.000 description 5
- 238000005859 coupling reaction Methods 0.000 description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- 230000008901 benefit Effects 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 4
- 238000009826 distribution Methods 0.000 description 4
- 238000007667 floating Methods 0.000 description 4
- 238000005304 joining Methods 0.000 description 4
- 229910052814 silicon oxide Inorganic materials 0.000 description 4
- 238000001459 lithography Methods 0.000 description 3
- 239000000203 mixture Substances 0.000 description 3
- 230000008054 signal transmission Effects 0.000 description 3
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- 229910000881 Cu alloy Inorganic materials 0.000 description 2
- 101001121408 Homo sapiens L-amino-acid oxidase Proteins 0.000 description 2
- 102100026388 L-amino-acid oxidase Human genes 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 238000001723 curing Methods 0.000 description 2
- 238000011049 filling Methods 0.000 description 2
- 239000011810 insulating material Substances 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 229910001092 metal group alloy Inorganic materials 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- 238000007789 sealing Methods 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- 238000003848 UV Light-Curing Methods 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 238000012858 packaging process Methods 0.000 description 1
- 238000012536 packaging technology Methods 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3157—Partial encapsulation or coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/7682—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing the dielectric comprising air gaps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3157—Partial encapsulation or coating
- H01L23/3171—Partial encapsulation or coating the coating being directly applied to the semiconductor body, e.g. passivation layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3157—Partial encapsulation or coating
- H01L23/3192—Multilayer coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
- H01L23/5283—Cross-sectional geometry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/642—Capacitive arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L24/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/89—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using at least one connector not provided for in any of the groups H01L24/81 - H01L24/86
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/18—Assemblies consisting of a plurality of semiconductor or other solid state devices the devices being of the types provided for in two or more different main groups of the same subclass of H10B, H10D, H10F, H10H, H10K or H10N
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, the devices being individual devices of subclass H10D or integrated devices of class H10
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/03444—Manufacturing methods by blanket deposition of the material of the bonding area in gaseous form
- H01L2224/0345—Physical vapour deposition [PVD], e.g. evaporation, or sputtering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/0346—Plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/036—Manufacturing methods by patterning a pre-deposited material
- H01L2224/0361—Physical or chemical etching
- H01L2224/03616—Chemical mechanical polishing [CMP]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/036—Manufacturing methods by patterning a pre-deposited material
- H01L2224/03622—Manufacturing methods by patterning a pre-deposited material using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/038—Post-treatment of the bonding area
- H01L2224/03848—Thermal treatments, e.g. annealing, controlled cooling
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/039—Methods of manufacturing bonding areas involving a specific sequence of method steps
- H01L2224/0391—Forming a passivation layer after forming the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05166—Titanium [Ti] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05181—Tantalum [Ta] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/05186—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/0601—Structure
- H01L2224/0603—Bonding areas having different sizes, e.g. different heights or widths
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/0605—Shape
- H01L2224/06051—Bonding areas having different shapes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/0805—Shape
- H01L2224/0807—Shape of bonding interfaces, e.g. interlocking features
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08135—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/08145—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08135—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/08145—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
- H01L2224/08148—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the bonding area connecting to a bonding area protruding from the surface of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/114—Manufacturing methods by blanket deposition of the material of the bump connector
- H01L2224/1146—Plating
- H01L2224/11462—Electroplating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/114—Manufacturing methods by blanket deposition of the material of the bump connector
- H01L2224/1146—Plating
- H01L2224/11464—Electroless plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/1147—Manufacturing methods using a lift-off mask
- H01L2224/1148—Permanent masks, i.e. masks left in the finished device, e.g. passivation layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13022—Disposition the bump connector being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/1354—Coating
- H01L2224/13599—Material
- H01L2224/136—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/13666—Titanium [Ti] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/1354—Coating
- H01L2224/13599—Material
- H01L2224/136—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/13681—Tantalum [Ta] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/1354—Coating
- H01L2224/13599—Material
- H01L2224/13686—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16112—Disposition the bump connector being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
- H01L2224/16147—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the bump connector connecting to a bonding area disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
- H01L2224/1705—Shape
- H01L2224/17051—Bump connectors having different shapes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
- H01L2224/1751—Function
- H01L2224/17515—Bump connectors having different functions
- H01L2224/17517—Bump connectors having different functions including bump connectors providing primarily mechanical support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/80003—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding involving a temporary auxiliary member not forming part of the bonding apparatus
- H01L2224/80006—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding involving a temporary auxiliary member not forming part of the bonding apparatus being a temporary or sacrificial substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/80009—Pre-treatment of the bonding area
- H01L2224/8003—Reshaping the bonding area in the bonding apparatus, e.g. flattening the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/80009—Pre-treatment of the bonding area
- H01L2224/80048—Thermal treatments, e.g. annealing, controlled pre-heating or pre-cooling
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/80053—Bonding environment
- H01L2224/80054—Composition of the atmosphere
- H01L2224/80075—Composition of the atmosphere being inert
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/80053—Bonding environment
- H01L2224/8009—Vacuum
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/80053—Bonding environment
- H01L2224/80095—Temperature settings
- H01L2224/80096—Transient conditions
- H01L2224/80097—Heating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/8034—Bonding interfaces of the bonding area
- H01L2224/80357—Bonding interfaces of the bonding area being flush with the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/8036—Bonding interfaces of the semiconductor or solid state body
- H01L2224/80365—Shape, e.g. interlocking features
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/8036—Bonding interfaces of the semiconductor or solid state body
- H01L2224/80379—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/808—Bonding techniques
- H01L2224/80894—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces
- H01L2224/80895—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces between electrically conductive surfaces, e.g. copper-copper direct bonding, surface activated bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/808—Bonding techniques
- H01L2224/80894—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces
- H01L2224/80896—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces between electrically insulating surfaces, e.g. oxide or nitride layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/80905—Combinations of bonding methods provided for in at least two different groups from H01L2224/808 - H01L2224/80904
- H01L2224/80906—Specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/80909—Post-treatment of the bonding area
- H01L2224/80948—Thermal treatments, e.g. annealing, controlled cooling
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8112—Aligning
- H01L2224/81136—Aligning involving guiding structures, e.g. spacers or supporting members
- H01L2224/81138—Aligning involving guiding structures, e.g. spacers or supporting members the guiding structures being at least partially left in the finished device
- H01L2224/81141—Guiding structures both on and outside the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8119—Arrangement of the bump connectors prior to mounting
- H01L2224/81193—Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed on both the semiconductor or solid-state body and another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8119—Arrangement of the bump connectors prior to mounting
- H01L2224/81194—Lateral distribution of the bump connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06524—Electrical connections formed on device or on substrate, e.g. a deposited or grown layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Geometry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
本公开提供一种半导体封装体及其制造方法。该半导体封装体包括一第一半导体结构以及与该第一半导体结构接合的一第二半导体结构。该第一半导体结构具有一第一接合表面。该第二半导体结构具有一第二接合表面,其与该第一接合表面部分地接触。该第一接合表面的一部分与该第二接合表面的一部分隔离。该第一和该第二接合表面的所述部分之间的一空间被密封并形成一气隙于该半导体封装体中。
Description
技术领域
本申请案主张2020年5月1日申请的美国正式申请案第16/864,767号的优先权及益处,该美国正式申请案的内容以全文引用的方式并入本文中。
本公开涉及一种半导体封装体及其制造方法。特别是涉及一种具有气隙以降低导电构件之间的电容耦合的半导体封装体及其制造方法。
背景技术
近年来,由于各种电子构件的集成密度不断提高,半导体工业已历经快速的成长。这些持续微缩化的电子构件需要比先前的封装体占据更小面积的较小封装体。然而,在二维(2D)中可实现的半导体封装体的微缩化存在着物理限制。虽然2D微缩化仍然是新设计的选择之一,但采用利用z方向的三维(3D)封装方案已成为业界研究的焦点。尽管如此,3D封装技术仍存在待处理的挑战。
上文的“先前技术”说明仅是提供背景技术,并未承认上文的“先前技术”说明揭示本公开的标的,不组成本公开的先前技术,且上文的“先前技术”的任何说明均不应做为本案的任一部分。
发明内容
本公开的一方面提供一种半导体封装体。该半导体封装体包括:一第一半导体结构,具有一第一表面和从该第一表面凹陷的多个第一凹部;以及一第二半导体结构,具有一第二表面和从该第二表面凹陷的多个第二凹部,其中该第一和第二半导体结构彼此接合,该第一表面与该第二表面接触,每一个所述第一凹部与所述第二凹部的其中之一彼此重叠并结合以形成密封于该半导体封装体中的一气隙。
在一些实施例中,该第一半导体结构包括多个第一导电结构,其具有与该第一表面实质上共平面的表面,该第二半导体结构包括多个第二导电结构,其具有与该第二表面实质上共平面的表面,且所述第一导电结构分别与所述第二导电结构接触。
在一些实施例中,所述气隙的其中之一位于相邻的所述第一导电结构之间,且位于相邻的所述第二导电结构之间。
在一些实施例中,所述第一凹部在形状和尺寸上与所述第二凹部实质上相同。
在一些实施例中,该第一表面为一第一绝缘结构的一表面,所述第一凹部凹陷至该第一绝缘结构之中,该第二表面为一第二绝缘结构的一表面,且所述第二凹部凹陷至该第二绝缘结构之中。
在一些实施例中,该第一半导体结构包括多个第一钝化层共形地覆盖所述第一凹部的表面,且该第二半导体结构包括多个第二钝化层共形地覆盖所述第二凹部的表面。
在一些实施例中,所述气隙分别被所述第一钝化层的其中之一和所述第二钝化层的其中之一包围。
本公开的另一方面提供一种半导体封装体。该半导体封装体包括:一第一半导体结构,具有一第一接合表面;一第二半导体结构,具有一第二接合表面,其与该第一半导体结构接合,其中该第一接合表面与该第二接合表面部分地接触,该第一接合表面的一部分与该第二接合表面的一部分隔离,该第一和该第二接合表面的所述部分之间的一空间被密封并形成一气隙于该半导体封装体中。
在一些实施例中,该第一接合表面具有一第一凹陷部分,该第二接合表面具有一第二凹陷部分,该第一凹陷部分和该第二凹陷部分结合以形成该气隙。
在一些实施例中,该第一凹陷部分与该第二凹陷部分在形状和尺寸上与彼此实质上相同。
本公开的又一方面提供一种半导体封装体的制造方法。该方法包括:提供具有一集成电路的一基板;形成具有接合结构和支撑结构的一第一绝缘层堆叠于该集成电路上;形成一掩膜图案于该第一绝缘层堆叠上;移除该第一绝缘层堆叠的一些部分以形成多个第一凹部于该第一绝缘层堆叠的一顶部区域中;形成一钝化层共形地覆盖所述第一凹部和该第一绝缘层堆叠的一顶表面;移除该钝化层位于该第一绝缘层堆叠的该顶表面上方的部分,以形成一第一半导体结构;提供具有一第二绝缘层堆叠的一第二半导体结构,其中该第二绝缘层堆叠具有多个第二凹部;以及接合该第一半导体结构与该第二半导体结构,所述第一凹部和所述第二凹部形成多个气隙。
在一些实施例中,所述第一凹部和所述第二凹部彼此重叠并结合以形成密封于该半导体封装体中的所述气隙。
在一些实施例中,该第一半导体结构包括多个第一导电结构,其具有与该第一绝缘层堆叠的该顶表面实质上共平面的表面,该第二半导体结构包括多个第二导电结构,其具有与该第二绝缘层堆叠的一顶表面实质上共平面的表面,且所述第一导电结构与所述第二导电结构接触以形成用以传递信号的一导线。
在一些实施例中,所述气隙的其中之一位于相邻的所述第一导电结构之间,且位于相邻的所述第二导电结构之间。
在一些实施例中,所述第一凹部在形状和尺寸上与所述第二凹部实质上相同。
在一些实施例中,该第二半导体结构包括一第二钝化层共形地覆盖所述第二凹部和该第二绝缘层堆叠的一顶表面。
在一些实施例中,所述气隙分别被该第一钝化层和该第二钝化层包围。
在一些实施例中,所述气隙的其中之一位于所述第一导电结构的其中一者和所述第二导电结构的其中一者之间。
在一些实施例中,该半导体封装体的制造方法还包括:在接合该第一半导体结构与该第二半导体结构之前,进行一紫外线(UV)固化制程以移除悬键(dangling bonds)。
在一些实施例中,该半导体封装体的制造方法还包括:进行一快速热氮化以致密化该钝化层。
综上所述,根据本公开实施例的半导体封装体包括彼此接合的两个半导体结构,且包括密封于半导体结构之间的界面处的气隙。一些气隙位于用来在半导体结构之间建立电性连接的导电构件之间。由于空气的低介电常数,故可通过在这些导电构件之间设置气隙来减少它们之间的电容耦合。借此,可降低导电构件的RC延迟。据此,可改善半导体结构之间的信号传递。
上文已相当广泛地概述本公开的技术特征及优点,而使下文的本公开详细描述得以获得较佳了解。组成本公开的权利要求标的的其它技术特征及优点将描述于下文。本公开所属技术领域中具有通常知识者应了解,可相当容易地利用下文揭示的概念与特定实施例可作为修改或设计其它结构或制程而实现与本公开相同的目的。本公开所属技术领域中具有通常知识者亦应了解,这类等效建构无法脱离后附的权利要求所界定的本公开的精神和范围。
附图说明
本公开各方面可配合以下图式及详细说明阅读以便了解。要强调的是,依照工业上的标准惯例,各个部件(feature)并未按照比例绘制。事实上,为了清楚的讨论,可能任意的放大或缩小各个部件的尺寸。
图1是根据本公开一些实施例显示半导体结构的制造方法流程图。
图2A到图2I是显示结构在图1所示制程期间各阶段的剖面示意图。
图3是根据本公开一些实施例显示半导体结构的制造方法流程图。
图4A到图4K是显示结构在图3所示制程期间各阶段的剖面示意图。
其中,附图标记说明如下:
10:半导体结构
11:接合表面
20:半导体结构
21:接合表面
30:半导体封装体
40:半导体结构
41:接合表面
50:半导体结构
51:接D合表面
60:半导体封装体
100:基板
102:集成电路
104:内连线
106:绝缘层
108:接合结构
108a:接合垫
108b:布线结构
110:支撑结构
112:钝化层
112a:钝化层
200:基板
202:集成电路
204:内连线
206a:绝缘层
206b:绝缘层
206c:绝缘层
210:支撑结构
300:基板
302:集成电路
304:内连线
306a:绝缘层
306b:绝缘层
306c:绝缘层
308:接合结构
AG:气隙
AG’:气隙
M30:制造方法
M60:制造方法
PR:掩膜图案
RS:凹部
RS’:凹部
S11:步骤
S13:步骤
S15:步骤
S17:步骤
S19:步骤
S21:步骤
S23:步骤
S25:步骤
S31:步骤
S33:步骤
S35:步骤
S37:步骤
S39:步骤
S41:步骤
S43:步骤
S45:步骤
S47:步骤
S49:步骤
S51:步骤
T206a:厚度
T206b:厚度
T206c:厚度
T306a:厚度
T306b:厚度
T306c:厚度
T306c’:厚度
TH1:穿孔
TH2:穿孔
W:开口
具体实施方式
以下揭示提供许多不同的实施例或是例子来实行本公开实施例的不同部件。以下描述具体的元件及其排列的例子以简化本公开实施例。当然这些仅是例子且不该以此限定本公开实施例的范围。例如,在描述中提及第一个部件形成于第二个部件“之上”或“上”时,其可能包括第一个部件与第二个部件直接接触的实施例,也可能包括两者之间有其他部件形成而没有直接接触的实施例。此外,本公开可能在不同实施例中重复参照符号及/或标记。这些重复是为了简化与清晰的目的,并非用以限定所讨论的不同实施例及/或结构之间的关系。
此外,此处用到与空间相关的用词,例如:“在…下方”、“下方”、“较低的”、“之上”、“较高的”、及其相似的用词是为了便于描述图式中所示的一个元件或部件与另一个元件或部件之间的关系。这些空间关系词是用以涵盖图式所描绘的方位之外的使用中或操作中的元件的不同方位。装置可能被转向不同方位(旋转90度或其他方位),则其中使用的空间相关形容词也可相同地照着解释。
图1是根据本公开一些实施例显示半导体结构的制造方法M30流程图。图2A到图2I是显示图1所示制程期间各阶段的中间结构的剖面示意图。
参照图1和图2A,进行步骤S11,提供具有集成电路102的基板100。在一些实施例中,基板100为晶圆形式。在这些实施例中,基板100可为半导体芯片或绝缘体上半导体(semiconductor-on-insulator;SOI)芯片。例如,半导体芯片或SOI芯片中的半导体材料可包括元素半导体(例如:Si)、合金半导体(例如:SiGe)、化合物半导体(例如:第3-5族半导体、第2-6族半导体)、或前述的组合。此外,半导体材料可掺杂有第一导电类型(例如:N型)或与第一导电类型互补的第二导电类型(例如:P型)。在基板100为晶圆形式的那些实施例中,基板100可具有通过划线区域(均未显示)与彼此分离的晶粒区域,且集成电路102散布在晶粒区域内。集成电路102可包括形成于基板100表面处的主动元件及/或被动元件(均未显示),且可包括位于主动元件及/或被动元件之上的内连线(也未显示)。内连线被配置为内连接主动元件及/或被动元件,并且将主动元件及/或被动元件布线到集成电路102的顶侧。例如,主动元件可包括金属氧化物半导体场效晶体管(metal-oxide-semiconductorfield effect transistors;MOSFET),而被动元件可包括电容器。此外,内连线可形成于一介电层堆叠中,且可包括分别延伸于所述介电层的其中一者的表面上的导电线路和垂直延伸并连接到至少一导电线路的导电通孔。应注意的是,在图2A只显示出内连线的最顶端部分,并将其标记为内连线104。此外,集成电路102的顶侧可称为最终形成的半导体结构(例如,如图2F所示的半导体结构10)的主动侧,而基板100的底侧可称为半导体结构的背侧。
参照图1和图2B,进行步骤S13,形成绝缘层106堆叠(例如,两层绝缘层106)以及接合结构108和支撑结构110于集成电路102上。接合结构108和支撑结构110穿过绝缘层106堆叠。应注意的是,只显示出接合结构108的其中之一和支撑结构110的其中之一。接合结构108电性连接到内连线(亦即,内连线104)的最顶端部分,并且可用作集成电路102的输入/输出(I/O)。在一些实施例中,接合结构108分别包括接合垫108a和将接合垫108a连接到内连线(亦即,内连线104)的最顶端部分的布线结构108b。接合垫108a可形成于最外层绝缘层106中,并具有与最外层绝缘层106的顶表面实质上共平面的一顶表面。布线结构108b,像是导电通孔或导电柱,从接合垫108a的底端延伸到内连线(亦即,内连线104)的最顶端部分。另一方面,支撑结构110可形成为导电通孔或导电柱,并延伸穿过绝缘层106堆叠。在一些实施例中,支撑结构110可电性连接到内连线(即,内连线104)的最顶端部分。在这些实施例中,经连接的内连线104和支撑结构110可为电性浮动的,且被配置以增强最终形成的半导体结构(例如,如图2I所示的半导体封装体30)的机械强度。可选地,经连接的内连线104和支撑结构110可电性接地,且可用作集成电路102的电磁屏蔽。在其他实施例中,支撑结构110可不电性连接到任何内连线104,且可为电后浮动的或电性接地的。
此外,在一些实施例中,支撑结构110可彼此连接以形成壁(wall),且该壁横向地包围接合结构108。在这些实施例中,壁可用作密封环。在替代实施例中,支撑结构110在横向上与彼此分离,并且与接合结构108一起被密封环(未显示)横向地包围。
绝缘层106的材料可包括无机绝缘材料(例如:氧化硅、氮化硅、氮氧化硅、其类似材料、或前述的组合),而接合结构108和支撑结构110可由导电材料组成,像是金属或金属合金(例如:铜、铜合金、其类似材料、或前述的组合)。在一些实施例中,用于形成每一层绝缘层106的方法可包括沉积制程(例如:化学气相沉积(chemical vapor deposition;CVD)制程),而用于形成位于绝缘层106堆叠中的接合结构108和支撑结构110的方法可包括至少一个镶嵌制程。然而,本技术领域具有通常知识者可选择其他可行的材料及/或其他合适的形成方法来形成绝缘层106、接合结构108、和支撑结构110,本公开不限于此。
在一些实施例中,接合结构108和支撑结构110中的导电材料通过障壁层(未显示)与绝缘层106堆叠分离。障壁层的材料(在下文中称为障壁材料)可包括Ti、TiN、Ta、TaN、其类似材料、或前述的组合。此外,用于形成障壁层的方法可包括沉积制程,像是物理气相沉积(physical vapor deposition;PVD)制程或原子层沉积(atomic layer deposition;ALD)制程。
参照图1和图2C,进行步骤S15,并且形成掩膜图案PR于绝缘层106堆叠上。掩膜图案PR(像是光阻图案)具有开口W,其定义在随后的步骤期间要在该绝缘层106堆叠形成凹部的位置(例如:如图2D所示的凹部RS)。每一个开口W与接合结构108和支撑结构110均横向地间隔开。一些开口W分别位于接合结构108的其中一者和支撑结构110的其中一者之间,且位于相邻的接合结构108之间或相邻的支撑结构110之间。此外,一些其他的开口W可位于接合结构108和支撑结构110的分布范围之外。在那些掩膜图案PR是光阻图案的实施例中,用于形成掩膜图案PR的方法可包括涂布制程和微影制程。
参照图1和图2D,进行步骤S17,通过利用掩膜图案PR作为阴影掩膜来移除绝缘层106堆叠的一些部分,以形成凹部RS于该绝缘层106堆叠的顶部区域中。在一些实施例中,通过像是非等向性蚀刻制程(anisotropic etching process)的蚀刻制程来移除绝缘层106堆叠与掩膜图案PR的开口W重叠的部分以形成凹部RS。与掩膜图案PR的开口W相同,每一个凹部RS分别与接合结构108和支撑结构110横向地间隔开。一些凹部RS分别位于接合结构108的其中一者和支撑结构110的其中一者之间。此外,一些其他的凹部RS可位于接合结构108和支撑结构110的分布范围之外。在一些实施例中,将最外层绝缘层106与开口W重叠的部分移除,而位于最外层绝缘层106下方的绝缘层106则可实质上保持完整。在这些实施例中,在参照图2B所述的步骤S13期间,蚀刻停止层(未显示)可设置于两个垂直地相邻的绝缘层106之间,且对这些绝缘层106具有足够的蚀刻选择性。通过这种方式,在凹部W形成之后,可暴露出蚀刻停止层与开口W重叠的部分,并可定义凹部RS的底表面。可选地,可省略蚀刻停止层,且在蚀刻制程期间可移除或不移除位于最外层绝缘层106下方的绝缘层106。
参照图1和图2E,进行步骤S19,全面地(globally formed)形成钝化层112。其结果,绝缘层106堆叠、接合结构108和支撑结构110的顶表面被钝化层112覆盖。在一些实施例中,钝化层112共形地覆盖下方的结构。在这些实施例中,凹部RS可不被钝化层112填充,且钝化层112在绝缘层106堆叠的顶部区域中相应于凹部RS凹陷。钝化层112的材料可包括例如氮化硅。此外,用于形成钝化层112的方法可包括沉积制程,像是原子层沉积(ALD)制程。然而,本技术领域具有通常知识者可选择其他可行的绝缘材料及/或其他合适的形成方法来形成钝化层112,本公开不限于此。
参照图1和图2F,进行步骤S21,移除钝化层112位于最外层绝缘层106的顶表面上方的部分。其结果,只留下凹部RS中部分的钝化层112,并将其分别称为钝化层112a。此外,暴露出最外层绝缘层106的顶表面以及接合结构108和支撑结构110的顶表面。在一些实施例中,用于移除部分的钝化层112的方法可包括一平坦化制程。例如,平坦化制程可包括化学机械研磨(chemical mechanical polishing;CMP)制程、蚀刻制程、或前述的组合。
在一些实施例中,钝化层112a由氮化硅组成,并且在步骤S21之后进行快速热氮化(rapid thermal nitridation;RTN)制程。通过进行RTN制程,可进一步致密化钝化层112中的氮化硅。在替代实施例中,钝化层112a可由氧化硅组成,且氧化硅在经过RTN制程之后可变成氮氧化硅或氮化硅。此外,在一些实施例中,可进行紫外线(UV)固化制程以移除导电构件(例如,接合结构108、支撑结构110和集成电路102的内连线)中的悬键(danglingbonds)。在这些实施例中,UV固化制程可接在RTN制程之后,但本公开不限于此。
至此,形成了半导体结构10。半导体结构10将与另一半导体结构(例如,如图2G所示的半导体结构20)接合,而且最外层绝缘层106、钝化层112a、接合结构108、和支撑结构110的暴露表面可共同定义半导体结构10的接合表面11。接合表面(例如,凹部RS中的钝化层112a的表面)的至少一些部分可不与随后接合的半导体结构(例如,如图2G所示的半导体结构20)接触。在一些实施例中,半导体结构10保持晶圆形式。在替代实施例中,可在图2F所示的结构上进行单片化制程(singulation process),使得可为单片结构之一的半导体结构10成为芯片形式。
参照图1和图2G,进行步骤S23,提供半导体结构20。在一些实施例中,通过参照图2A到图2F所述的方法来提供半导体结构20。为了避免重复描述,半导体结构10、20中的构件具有相同的标记。类似于半导体结构10,半导体结构20可保持晶圆形式。可选地,可进一步进行单片化制程,且可为单片结构之一的半导体结构20为芯片形式。半导体结构20将被接合到半导体结构10上,且最外层绝缘层106、钝化层112a、接合结构108、和支撑结构110的暴露表面可共同定义半导体结构20的接合表面21。接合表面的至少一些部分(例如,凹部RS中的钝化层112a的表面)可不参与半导体结构10、20的接合。
参照图1和图2H-2I,进行步骤S25,将半导体结构10、20彼此接合以形成半导体封装体30。关于半导体结构10、20,其可分别为晶圆形式或芯片形式,而半导体封装体30可为晶圆上晶圆(wafer-on-wafer)结构、晶圆上芯片(chip-on-wafer)结构、或芯片上芯片(chip-on-chip)结构。一旦半导体结构10、20接合在一起,半导体结构10、20的接合表面就与彼此部分地接触。在一些实施例中,半导体结构10、20的最外层绝缘层106彼此接合,且半导体结构10的绝缘层106堆叠与半导体结构20的绝缘层106堆叠连接以形成结合的绝缘层106堆叠。此外,半导体结构10、20的接合结构108与彼此接合,并且在半导体结构10、20的集成电路102之间建立电性连接。此外,来自半导体结构10、20的支撑结构110彼此接合,并且可为电性浮动或电性接地的。另一方面,半导体结构10、20的凹部RS彼此对准,使得半导体结构10的钝化层112a的垂直延伸部分与半导体结构20的钝化层112a的垂直延伸部分接合。据此,可通过半导体结构10、20的钝化层112a来密封凹部RS中的空腔,并形成气隙AG于接合结构(亦即,半导体封装体30)中。气隙AG分别由彼此接合的两个钝化层112a包围。接合结构108、支撑结构110、钝化层112a、和气隙AG位于结合的绝缘层106堆叠中。承自凹部RS的本质,一些气隙AG位于接合结构108和支撑结构110的分布范围之内,而一些其他的气隙AG位于接合结构108和支撑结构110的分布范围之外。
在一些实施例中,用于接合半导体结构10、20的方法包括通过例如拾取和放置(pick and place;PNP)制程将半导体结构10、20中的一个放置于另一个上,并进行混合接合制程以在半导体结构10、20之间建立物理接合。在一些实施例中,在真空气氛或惰性气氛中进行混合接合制程,以防止导电构件的氧化及/或湿气侵入。混合接合制程可包括用于接合绝缘构件的第一加热步骤和用于接合导电构件的第二加热步骤。例如,绝缘部件可包括附接的绝缘层106和钝化层112a,而导电构件可包括附接的接合结构108和支撑结构110。在一些实施例中,第一加热步骤在第二加热步骤之前。此外,在一些实施例中,第一加热步骤的加热温度低于第二加热步骤的加热温度。例如,第一加热步骤的加热温度可以在150℃至250℃的范围内,而第二加热步骤的加热温度可以在180℃至350℃的范围内。然而,本技术领域具有通常知识者可根据制程需求调整第一加热步骤和第二加热步骤的顺序和加热温度,本公开不限于此。
由于空气的低介电常数(例如:大约1),故可通过设置气隙AG来减少横向相邻的接合结构108之间的电容耦合。类似地,接合结构108和支撑结构110之间的电容耦合可因气隙AG而减少。因此,可降低接合结构108的电阻电容延迟(resistive-capacitive delay;RC延迟)。从而,可改善半导体结构10、20的集成电路102之间的信号传递。
图3是根据本公开一些实施例显示半导体结构的制造方法M60流程图。图4A到图4K是显示结构在图3所示制程期间各阶段的剖面示意图。参照图3和图4A到图4K描述的实施例和参照图1和图2A到图2I描述的实施例相似,将只讨论它们之间的差异而不再重复相同或相似的部分。此外,相似的标记代表相似或相同的构件(例如:基板100和基板200)。
参照图3和图4A,进行步骤S31,提供形成有集成电路202的基板200。应注意的是,只显示出集成电路202中内连线的最顶端部分,并将其标记为内连线204。
随后,进行步骤S33,形成绝缘层206a、206b、206c于集成电路202上。绝缘层206a位于绝缘层206b、206c的下方,且绝缘层206b夹在绝缘层206a、206c之间。绝缘层206a具有厚度T206a、绝缘层206b具有厚度T206b、且绝缘层206c具有厚度T206c。在一些实施例中,厚度T206b小于厚度T206a和厚度T206c,且厚度T206a可大于、等于、或小于厚度T206c。此外,在一些实施例中,绝缘层206b的材料不同于绝缘层206a、206c的材料。例如,绝缘层206b可由氮化硅组成,而绝缘层206a、206c可由氧化硅组成。用于形成每一层绝缘层206a、206b、206c的方法可包括沉积制程,像是化学气相沉积(CVD)制程。然而,本技术领域具有通常知识者可调整绝缘层206a、206b、206c的厚度T206a、T206b、T206c,并选择其他合适的材料和形成绝缘层206a、206b、206c的形成方法,本公开不限于此。
参照图3和图4B,进行步骤S35,形成穿孔TH1于绝缘层206a、206b、206c中。穿孔TH1穿过绝缘层206a、206、206c,并暴露出内连线(亦即,内连线204)的一些最顶端部分。在一些实施例中,暴露的内连线204位于靠近晶粒区域边缘的位置(如参照图2A所描述的)。用于形成穿孔TH1的方法可包括进行微影制程和一个或多个蚀刻制程(例如:非等向性蚀刻)。
参照图3和图4C,进行步骤S37,形成支撑结构210于穿孔TH1中。支撑结构210与先前暴露的内连线204接触。连接的支撑结构210和内连线204为电性浮动或电性接地的。在一些实施例中,用于形成支撑结构210的方法包括通过沉积制程(例如:物理气相沉积(PVD)制程)、镀覆制程(例如:电镀制程或无电镀制程)、或前述的组合将导电材料填充到穿孔TH1中。此外,可进行平坦化制程以移除导电材料位于绝缘层206c的顶表面上方的部分。例如,导电材料可包括金属或金属合金(例如:铜、铜合金、其类似材料、或前述的组合)。此外,平坦化制程可包括例如:CMP制程、蚀刻制程、或前述的组合。
在一些实施例中,每一个支撑结构210还包括障壁层(未显示),其覆盖每一个穿孔TH1中导电材料的侧壁(或侧壁及底表面)。障壁层(在下文中称为障壁材料)的材料可包括Ti、TiN、Ta、TaN、其类似材料、或前述的组合。此外,用于形成障壁层的方法可包括通过像是物理气相沉积(PVD)制程或原子层沉积(ALD)制程的沉积制程将障壁材料填充到穿孔TH1中。在一些实施例中,可通过用来移除导电材料位于绝缘层206c的顶表面上方的部分的平坦化制程来移除障壁材料位于绝缘层206c的顶表面上方的部分。
参照图3和图4D,进行步骤S39,移除绝缘层206c。随着绝缘层206c的移除,暴露出绝缘层206b的顶表面和支撑结构210的侧壁的上部分。此外,支撑结构210目前从绝缘层206b的顶表面突出的高度实质上等于绝缘层206c被移除的厚度(亦即,如图4A所示的厚度T206c)。
参照图3和图4E,进行步骤S41,形成穿孔TH2于绝缘层206b、206a中。穿孔TH2穿过绝缘层206b、206a,并暴露出内连线(亦即,内连线204)先前被绝缘层206a覆盖的一些最顶端部分。穿孔TH2被配置为在随后的步骤中被另一半导体结构的导电构件插入(例如:如图4J所示的半导体结构50的接合结构308)。在一些实施例中,用于形成穿孔TH2的方法包括微影制程和至少一蚀刻制程。
至此,已形成了半导体结构40。半导体结构40可保持晶圆形式。可选地,可进一步进行单片化制程,且可为单片结构之一的半导体结构40为芯片形式。在一些实施例中,可在以下步骤中将半导体结构40翻转并接合到另一半导体结构(例如,如图4J所示的半导体结构50)上。绝缘层206a、206b、内连线204、和支撑结构210的暴露表面共同定义半导体结构40的接合表面41。接合表面的至少一些部分可不和与半导体结构40接合的半导体结构接触。
参照图3和图4F,进行步骤S43,形成绝缘层306a、306b、306c于形成有集成电路302的基板300上。基板300和集成电路302类似于参照图2A和图4A所述的基板100、200和集成电路102、202,只显示出集成电路302中内连线的最顶端部分,并将其标记为内连线304。此外,绝缘层306a、306b、306c在材料和堆叠顺序方面可类似于参照图4A所描述的绝缘层206a、206b、206c(亦即,绝缘层306a、306b、306c依序堆叠于集成电路302上)。在一些实施例中,绝缘层306a、306b、306c的总厚度大于绝缘层206a、206b、206c的总厚度(如图4A所示)。在这些实施例中,绝缘层306c的厚度T306c可大于绝缘层206c的厚度T206c(如图4A所示)。另一方面,绝缘层306b的厚度T306b与绝缘层206b的厚度T206b(如图4A所示)可实质上相同,且绝缘层306a的厚度T306a与绝缘层206a的厚度T206a(如图4A所示)可实质上相同。可选地,厚度T306c、T306b、T306a可分别大于、等于、或小于厚度T206c、T206b、和T206a(如图4A所示),只要绝缘层306a、306b、306c的总厚度大于绝缘层206a、206b、206c的总厚度即可。
参照图3和图4G,进行步骤S45,形成接合结构308于绝缘层306a、306b、306c中。接合结构308穿过绝缘层306a、306b、306c,并与集成电路302中内连线(亦即,内连线304)的一些最顶端部分接触。在一些实施例中,接合结构308被定位在对应于如图4E所示的半导体结构40的穿孔TH2的位置,且接合结构308的宽度分别与每一个穿孔TH2的宽度实质上相同。在这样的实施例中,可在以下步骤中将接合结构308插入并填充穿孔TH2(如图4J所示)。与参照图4C所述的支撑结构210类似,在一些实施例中,每一个接合结构308包括导电材料和覆盖导电材料的侧壁(或侧壁及底表面)的障壁层。可选地,可省略障壁层。
参照图3和图4H,进行步骤S47,薄化绝缘层306c。其结果,接合结构308从薄化的绝缘层306c突出。在一些实施例中,将绝缘层306c薄化到厚度T306c’,该厚度T306c’实质上等于支撑结构210从绝缘层206b突出的高度(亦即,厚度T206c,如参照图4D所述)。在这些实施例中,在移除薄化的绝缘层306c的一部分(如将参照图4I所述的)之后,如图4E所示的支撑结构210和绝缘层206b可同时接合在绝缘层306b和绝缘层306c的剩余部分上(如将参照图4J所述的)。用于薄化绝缘层306c的方法可包括例如回蚀刻制程。
参照图3和图4I,进行步骤S49,移除绝缘层306c的一部分。形成由绝缘层306c的剩余部分和绝缘层306b的暴露部分定义的凹部RS’。在一些实施例中,绝缘层306c被移除的部分先前包围接合结构308,在将绝缘层306c的一部分移除之后,接合结构308的暴露部分的高度增加。接合结构308的暴露部分的高度实质上等于如图4E所示的支撑结构210的高度,且接合结构308的埋藏部分的高度实质上等于绝缘层306a、306b的总厚度。这样一来,当将半导体结构40的支撑结构210接合到绝缘层306b的暴露表面上时,接合结构308可插入穿孔TH1中并且刚好到达内连线204,如图4J所示。另一方面,绝缘层306c的剩余部分可与接合结构308横向地间隔开。在一些实施例中,绝缘层306c的剩余部分在横向上包围接合结构308,并且呈现为环形。用于移除一部分的绝缘层306c的方法可包括微影制程和蚀刻制程(例如:非等向性蚀刻)。
至此,已形成了半导体结构50。半导体结构50可保持晶圆形式。可选地,可进一步进行单片化制程,且可为单片结构之一的半导体结构50为芯片形式。如图4J所示,半导体结构50与半导体结构40接合。绝缘层306c、绝缘层306b、和接合结构308的暴露表面可共同定义半导体结构50的接合表面51。半导体结构50的接合表面的至少一部分可不与半导体结构40的接合表面接触,如以下步骤中所述。
参照图3和图4J至图4K,进行步骤S51,将如图4E所示的半导体结构40翻转并接合到半导体结构50上。半导体结构40的一部分绝缘层206b接合到半导体结构50的绝缘层306c上,而半导体结构40的支撑结构210可接合到绝缘层306b的暴露表面上,并且可与绝缘层306c横向地接触或不接触。此外,半导体结构50的接合结构308插入半导体结构40的穿孔TH2,且半导体结构50的接合结构308的顶表面和与穿孔TH2重叠的内连线204接触。由于支撑结构210从绝缘层206b突出的部分的高度实质上等于绝缘层306c的厚度,因此支撑结构210可刚好到达绝缘层306b的暴露表面。此外,由于接合结构308从绝缘层306b突出的高度实质上等于绝缘层306c、206b、206a的厚度的总和,所以接合结构308可刚好到达内连线204的先前暴露的表面。此外,由于在接合制程之前已经移除了半导体结构50的绝缘层306c的一部分(如参照图4I所描述的),所以半导体结构40的绝缘层206b可不完全与半导体结构50的绝缘层306c接触。半导体结构40的绝缘层206b的一部分可不沿着垂直方向与半导体结构50接触。半导体结构40的绝缘层206b和半导体结构50的绝缘层306b之间的空间可被绝缘层306c横向地包围,并且被密封在接合结构中以形成气隙AG’。此外,气隙AG’的区域可散布在接合结构308和支撑结构210之间。
可将包括结合的半导体结构40、50的结构称为半导体封装体60。在一些实施例中,半导体封装体60可进一步接受其他封装制程及/或测试步骤。
如上所述,根据本公开实施例的半导体封装体包括彼此接合的两个半导体结构,且包括密封于半导体结构之间的界面处的气隙。一些气隙位于用来在半导体结构之间建立电性连接的导电构件之间。由于空气的低介电常数,故可通过在这些导电构件之间设置气隙来减少它们之间的电容耦合。借此,可降低导电构件的RC延迟。据此,可改善半导体结构之间的信号传递。
本公开的一方面提供一种半导体封装体。该半导体封装体包括:一第一半导体结构,具有一第一表面和从该第一表面凹陷的多个第一凹部;以及一第二半导体结构,具有一第二表面和从该第二表面凹陷的多个第二凹部,其中该第一和第二半导体结构与彼此接合,该第一表面与该第二表面接触,每一个所述第一凹部与所述第二凹部的其中之一彼此重叠并结合以形成密封于该半导体封装体中的一气隙。
本公开的另一方面提供了一种半导体封装体。该半导体封装体包括:一第一半导体结构,具有一第一表面和从该第一表面凹陷的一第一凹部,并且包括从该第一凹部的一底表面突出的第一导电结构;以及一第二导电结构,具有一第二表面和从该第二表面凹陷的一第二凹部,并且包括从该第二表面突出的一第二导电结构,其中该第二半导体结构接合到该第一半导体结构上,该第一导电结构插入第二凹部中,该第二导电结构与该第一凹部的该底表面接触,该第二表面的一部分与该第一表面接触以密封该第一凹部,从而形成一气隙于该半导体封装体中。
本公开的又另一方面提供一种半导体封装体。该半导体封装体包括:一第一半导体结构,具有一第一接合表面;一第二半导体结构,具有一第二接合表面,其与该第一半导体结构接合,其中该第一接合表面与该第二接合表面部分地接触,该第一接合表面的一部分与该第二接合表面的一部分隔离,该第一和该第二接合表面的所述部分之间的一空间被密封并形成一气隙于该半导体封装体中。
虽然已详述本公开及其优点,然而应理解可进行各种变化、取代与替代而不脱离权利要求所定义的本公开的精神与范围。例如,可用不同的方法实施上述的许多制程,且以其他制程或前述的组合替代上述的许多制程。
再者,本申请案的范围并不受限于说明书中该的制程、机械、制造、物质组成物、手段、方法与步骤的特定实施例。该技艺的技术人士可自本公开的揭示内容理解可根据本公开而使用与本文该的对应实施例具有相同功能或是达到实质上相同结果的现存或是未来发展的制程、机械、制造、物质组成物、手段、方法、或步骤。据此,此等制程、机械、制造、物质组成物、手段、方法、或步骤是包含于本申请案的权利要求内。
Claims (15)
1.一种半导体封装体,包括:
一第一半导体结构,具有一第一表面和从该第一表面凹陷的多个第一凹部;以及
一第二半导体结构,具有一第二表面和从该第二表面凹陷的多个第二凹部,其中该第一半导体结构和该第二半导体结构彼此接合,该第一表面与该第二表面接触,每一个所述第一凹部与所述第二凹部的其中之一彼此重叠并结合以形成密封于该半导体封装体中的一气隙;
其中,该第一表面为一第一绝缘结构的一表面,所述第一凹部凹陷至该第一绝缘结构之中,该第二表面为一第二绝缘结构的一表面,且所述第二凹部凹陷至该第二绝缘结构之中。
2.如权利要求1所述的半导体封装体,其中该第一半导体结构包括多个第一导电结构,其具有与该第一表面共平面的表面,该第二半导体结构包括多个第二导电结构,其具有与该第二表面共平面的表面,且所述第一导电结构分别与所述第二导电结构接触。
3.如权利要求2所述的半导体封装体,其中所述气隙的其中之一位于相邻的所述第一导电结构之间,且位于相邻的所述第二导电结构之间。
4.如权利要求1所述的半导体封装体,其中所述第一凹部在形状和尺寸上与所述第二凹部相同。
5.如权利要求1所述的半导体封装体,其中该第一半导体结构包括多个第一钝化层共形地覆盖所述第一凹部的表面,且该第二半导体结构包括多个第二钝化层共形地覆盖所述第二凹部的表面。
6.如权利要求5所述的半导体封装体,其中所述气隙分别被所述第一钝化层的其中之一和所述第二钝化层的其中之一包围。
7.一种半导体封装体的制造方法,包括:
提供具有一集成电路的一基板;
形成具有接合结构和支撑结构的一第一绝缘层堆叠于该集成电路上;
形成一掩膜图案于该第一绝缘层堆叠上;
移除一部分的该第一绝缘层堆叠以形成多个第一凹部于该第一绝缘层堆叠的一顶部区域中;
形成一钝化层共形地覆盖所述第一凹部和该第一绝缘层堆叠的一顶表面;
移除该钝化层位于该第一绝缘层堆叠的该顶表面上方的部分,以形成一第一半导体结构;
提供具有一第二绝缘层堆叠的一第二半导体结构,其中该第二绝缘层堆叠具有多个第二凹部;以及
接合该第一半导体结构与该第二半导体结构,所述第一凹部与所述第二凹部彼此重叠并结合以形成密封于该半导体封装体中的一气隙。
8.如权利要求7所述的半导体封装体的制造方法,其中该第一半导体结构包括多个第一导电结构,其具有与该第一绝缘层堆叠的该顶表面共平面的表面,该第二半导体结构包括多个第二导电结构,其具有与该第二绝缘层堆叠的一顶表面共平面的表面,且所述第一导电结构与所述第二导电结构接触以形成用以传递信号的一导线。
9.如权利要求8所述的半导体封装体的制造方法,其中所述气隙的其中之一位于相邻的所述第一导电结构之间,且位于相邻的所述第二导电结构之间。
10.如权利要求7所述的半导体封装体的制造方法,其中所述第一凹部在形状和尺寸上与所述第二凹部相同。
11.如权利要求8所述的半导体封装体的制造方法,其中该第二半导体结构包括一第二钝化层共形地覆盖所述第二凹部和该第二绝缘层堆叠的一顶表面。
12.如权利要求11所述的半导体封装体的制造方法,其中所述气隙分别被一第一钝化层和该第二钝化层包围。
13.如权利要求11所述的半导体封装体的制造方法,其中所述气隙的其中之一位于所述第一导电结构的其中一者和所述第二导电结构的其中一者之间。
14.如权利要求9所述的半导体封装体的制造方法,还包括:在接合该第一半导体结构与该第二半导体结构之前,进行一紫外线固化制程以移除悬键。
15.如权利要求9所述的半导体封装体的制造方法,还包括:进行一快速热氮化以致密化该钝化层。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/864,767 | 2020-05-01 | ||
US16/864,767 US11302662B2 (en) | 2020-05-01 | 2020-05-01 | Semiconductor package with air gap and manufacturing method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
CN113594135A CN113594135A (zh) | 2021-11-02 |
CN113594135B true CN113594135B (zh) | 2024-09-17 |
Family
ID=78243032
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN202110435842.XA Active CN113594135B (zh) | 2020-05-01 | 2021-04-22 | 半导体封装体及其制造方法 |
Country Status (3)
Country | Link |
---|---|
US (2) | US11302662B2 (zh) |
CN (1) | CN113594135B (zh) |
TW (1) | TWI757140B (zh) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN114743942A (zh) * | 2021-01-07 | 2022-07-12 | 联华电子股份有限公司 | 混合式接合结构及其制作方法 |
US11621248B2 (en) * | 2021-03-31 | 2023-04-04 | Taiwan Semiconductor Manufacturing Company Limited | Bonded wafer device structure and methods for making the same |
US11948902B2 (en) * | 2021-07-08 | 2024-04-02 | Sandisk Technologies Llc | Bonded assembly including an airgap containing bonding-level dielectric layer and methods of forming the same |
US11817420B2 (en) * | 2021-07-19 | 2023-11-14 | Micron Technology, Inc. | Systems and methods for direct bonding in semiconductor die manufacturing |
TWI790036B (zh) * | 2021-12-10 | 2023-01-11 | 財團法人工業技術研究院 | 具對位標記之電子裝置 |
US20230317633A1 (en) * | 2022-03-30 | 2023-10-05 | Win Semiconductors Corp. | Semiconductor chip |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH05129446A (ja) * | 1991-11-05 | 1993-05-25 | Matsushita Electron Corp | 半導体装置およびその製造方法 |
CN104900616A (zh) * | 2014-03-07 | 2015-09-09 | 精材科技股份有限公司 | 晶片封装体及其制造方法 |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10140754A1 (de) | 2001-08-20 | 2003-03-27 | Infineon Technologies Ag | Leiterbahnanordnung und Verfahren zum Herstellen einer Leiterbahnanordnung |
US7262444B2 (en) * | 2005-08-17 | 2007-08-28 | General Electric Company | Power semiconductor packaging method and structure |
US20080157327A1 (en) * | 2007-01-03 | 2008-07-03 | Advanced Chip Engineering Technology Inc. | Package on package structure for semiconductor devices and method of the same |
US10157823B2 (en) * | 2014-10-31 | 2018-12-18 | Qualcomm Incorporated | High density fan out package structure |
US20160141226A1 (en) * | 2014-11-14 | 2016-05-19 | International Business Machines Corporation | Device connection through a buried oxide layer in a silicon on insulator wafer |
CN105116019B (zh) | 2015-08-25 | 2017-11-07 | 东南大学 | 一种电感式mems湿度传感器及其制备方法 |
KR102658192B1 (ko) * | 2016-07-27 | 2024-04-18 | 삼성전자주식회사 | 반도체 장치 및 반도체 장치의 제조 방법 |
US10923447B2 (en) * | 2017-05-23 | 2021-02-16 | Micron Technology, Inc. | Semiconductor device assembly with die support structures |
US10141431B1 (en) * | 2017-07-31 | 2018-11-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Epitaxy source/drain regions of FinFETs and method forming same |
KR102497572B1 (ko) * | 2018-07-03 | 2023-02-09 | 삼성전자주식회사 | 반도체 패키지 및 그의 제조 방법 |
US11081395B2 (en) * | 2018-07-31 | 2021-08-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin field effect transistor having air gap and method for manufacturing the same |
CN209105141U (zh) | 2018-11-28 | 2019-07-12 | 浙江清华柔性电子技术研究院 | 导电路径可变单元、电子器件及保险丝装置 |
US11133269B2 (en) * | 2019-10-17 | 2021-09-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package and manufacturing method thereof |
US11309249B2 (en) * | 2020-05-04 | 2022-04-19 | Nanya Technology Corporation | Semiconductor package with air gap and manufacturing method thereof |
-
2020
- 2020-05-01 US US16/864,767 patent/US11302662B2/en active Active
-
2021
- 2021-04-01 TW TW110112217A patent/TWI757140B/zh active
- 2021-04-22 CN CN202110435842.XA patent/CN113594135B/zh active Active
- 2021-11-12 US US17/524,928 patent/US11830837B2/en active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH05129446A (ja) * | 1991-11-05 | 1993-05-25 | Matsushita Electron Corp | 半導体装置およびその製造方法 |
CN104900616A (zh) * | 2014-03-07 | 2015-09-09 | 精材科技股份有限公司 | 晶片封装体及其制造方法 |
Also Published As
Publication number | Publication date |
---|---|
TWI757140B (zh) | 2022-03-01 |
TW202143426A (zh) | 2021-11-16 |
US11302662B2 (en) | 2022-04-12 |
US11830837B2 (en) | 2023-11-28 |
US20220077091A1 (en) | 2022-03-10 |
CN113594135A (zh) | 2021-11-02 |
US20210343668A1 (en) | 2021-11-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN113594135B (zh) | 半导体封装体及其制造方法 | |
US10756056B2 (en) | Methods and structures for wafer-level system in package | |
CN106960835B (zh) | 具有堆叠半导体管芯的半导体器件结构 | |
US10867969B2 (en) | Multi-wafer stacking structure and fabrication method thereof | |
US10930619B2 (en) | Multi-wafer bonding structure and bonding method | |
CN113611685B (zh) | 半导体封装结构及其制备方法 | |
CN111092090B (zh) | 集成芯片及其形成方法 | |
TWI812168B (zh) | 三維元件結構及其形成方法 | |
US20240395948A1 (en) | Double-sided stacked dtc structure | |
CN108288609A (zh) | 晶片堆叠结构及其制造方法以及图像感测装置 | |
CN115528008A (zh) | 三维装置结构 | |
US8907459B2 (en) | Three-dimensional semiconductor integrated circuit device and method of fabricating the same | |
CN109712953B (zh) | 一种半导体器件的制造方法和半导体器件 | |
US20250022812A1 (en) | Semiconductor package | |
CN115223986A (zh) | 半导体元件及其制备方法 | |
US20230377968A1 (en) | Redistribution layer metallic structure and method | |
TW202021083A (zh) | 半導體封裝結構及其製備方法 | |
TWI798887B (zh) | 著陸墊下方具有氣隙的半導體元件及其製備方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
GR01 | Patent grant | ||
GR01 | Patent grant |