CN112422086B - Oscillator circuit and flash chip - Google Patents
Oscillator circuit and flash chip Download PDFInfo
- Publication number
- CN112422086B CN112422086B CN202011479827.7A CN202011479827A CN112422086B CN 112422086 B CN112422086 B CN 112422086B CN 202011479827 A CN202011479827 A CN 202011479827A CN 112422086 B CN112422086 B CN 112422086B
- Authority
- CN
- China
- Prior art keywords
- mos transistor
- inverter
- mos
- source
- mos tube
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 230000010355 oscillation Effects 0.000 abstract description 2
- 238000010586 diagram Methods 0.000 description 4
- 230000009471 action Effects 0.000 description 3
- 238000004891 communication Methods 0.000 description 3
- 230000008878 coupling Effects 0.000 description 3
- 238000010168 coupling process Methods 0.000 description 3
- 238000005859 coupling reaction Methods 0.000 description 3
- 238000000034 method Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000009286 beneficial effect Effects 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03B—GENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
- H03B5/00—Generation of oscillations using amplifier with regenerative feedback from output to input
- H03B5/30—Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element being electromechanical resonator
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/30—Single-ended push-pull [SEPP] amplifiers; Phase-splitters therefor
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Logic Circuits (AREA)
Abstract
The invention discloses an oscillator circuit and a flash chip, the oscillator circuit has simple structural connection, when an enabling signal is 0, a first mos tube and a second mos tube are both conducted, clock pulse of the oscillator is always kept at a low level, but the current of the oscillator is not turned off, so that the whole oscillator circuit can rapidly oscillate to a stable state when the enabling signal recovers to a high level again; the area of the flash chip is reduced as much as possible, and the requirement of the oscillator circuit on quick oscillation stability is met.
Description
Technical Field
The invention relates to the technical field of semiconductor integrated circuits, in particular to an oscillator circuit and a flash chip.
Background
A relatively common method of shutting down an oscillator when it is not in use is to directly turn off the current. However, when the oscillator is re-enabled, there is a settling process as shown in fig. 1, since current is re-flowed through the oscillator, during which time the frequency of the oscillator is not desirable.
In order to solve the above problem, an nmos transistor or a pmos transistor is generally connected between two oscillators connected in sequence, so that the clock pulse of the oscillator always keeps low level, but the current of the oscillator is not turned off, and when the enable signal returns to high level again, the whole oscillator circuit can rapidly oscillate to a stable state. However, the existing oscillator circuit structure is complicated in connection, and the area of a flash chip is increased invisibly, which brings about a problem in the area of the chip.
Therefore, the prior art still needs to be improved and developed.
Disclosure of Invention
The invention aims to provide an oscillator circuit and a flash chip, and aims to solve the problems that the existing oscillator circuit is complex in structure connection and the area of the flash chip is increased.
The technical scheme of the invention is as follows: an oscillator circuit comprises an odd number of inverters, wherein the number of the inverters is at least 3, the input end of the first inverter is connected with the output end of the last inverter, and the output end of the previous inverter is connected with the input end of the next inverter between the first inverter and the last inverter; the current input end of each inverter is connected with one end of a corresponding second current source I0, the other end of the second current source I0 is connected with one end of a first current source Itot, the other end of the second current source I0 is connected with a power supply voltage VCC, the other end of the first current source Itot is connected with the power supply voltage VCC, the current output end of each inverter is connected with one end of a corresponding third current source I1, the other end of the third current source I1 is grounded GND, and the output end of the last inverter outputs oscillator clock pulse OSC _ CLK; a mos tube is connected between every two adjacent inverters, a first mos tube nm0 is connected between the odd-numbered inverters and the even-numbered inverters, the drain electrode of the first mos tube nm0 is connected with the output end of the odd-numbered inverters, the source electrode of the first mos tube nm0 is grounded GND, the gate electrode of the first mos tube nm0 is connected with an enable signal enb, a second mos tube pm0 is connected between the even-numbered inverters and the odd-numbered inverters, the source electrode of the second mos tube pm0 is connected with a power supply voltage VCC, the drain electrode of the second mos tube pm0 is connected with the output end of the even-numbered inverters, the gate electrode of the second mos tube pm0 is connected with an enable signal en, and the enable signal enb is the opposite phase of the enable signal en;
each second current source I0 includes a third mos transistor pm1, each inverter includes a fourth mos transistor pm2 and a fifth mos transistor nm1, each third current source I1 includes a sixth mos transistor nm2, the oscillator circuit further includes a seventh mos transistor nm3, an eighth mos transistor nm4 and a ninth mos transistor pm3, a drain and a gate of the seventh mos transistor nm3 are connected together and then connected to the other end of the first current source Itot, a source of the seventh mos transistor nm3 is grounded, a gate and a drain of the eighth mos transistor nm4 are connected together and then connected to a gate of the seventh mos transistor nm 8, a source of the eighth mos transistor nm4 is grounded, a drain of the eighth mos transistor 4 is connected to a drain of the ninth mos transistor pm3, a source of the ninth mos transistor pm3 is connected to a source of each third mos transistor pm, a source of the ninth mos transistor pm1 is connected to a source of the VCC, a drain of the ninth mos transistor pm is connected to a drain of the ninth mos transistor 4642, and a gate of the ninth mos transistor 3 are connected together, the grid electrode and the drain electrode of each third mos tube pm1 are connected together and then connected with the source electrode of a fourth mos tube pm2 of a corresponding inverter, the drain electrode of the fourth mos tube pm2 of each inverter is connected with the drain electrode of a fifth mos tube nm1, the connection point is the output end of each inverter, the drain electrode of each sixth mos tube nm2 is connected with the source electrode of a fifth mos tube nm1 of the corresponding inverter, the source electrode of each sixth mos tube nm2 is grounded, the grid electrode of the fourth mos tube pm2 of each inverter is connected with the grid electrode of a fifth mos tube nm1, and the connection point is the input end of each inverter; the output end of the last inverter is connected with the input end of the first inverter and outputs oscillator clock pulse OSC _ CLK; the gate and the drain of each sixth mos transistor nm2 are connected together and then connected with the gate of the eighth mos transistor nm 4.
The oscillator circuit, wherein the first mos transistor nm0 is an nmos transistor.
The oscillator circuit described above, wherein said second mos transistor pm0 is a pmos transistor.
In the oscillator circuit, the third mos tube pm1 and the fourth mos tube pm2 are pmos tubes, and the fifth mos tube nm1 and the sixth mos tube nm2 are nmos tubes.
The oscillator circuit, wherein the seventh mos transistor nm3 and the eighth mos transistor nm4 are nmos transistors, and the ninth mos transistor pm3 is a pmos transistor.
The oscillator circuit described above, wherein 5 inverters are provided.
The oscillator circuit is characterized in that a first mos transistor nm0 is arranged between a first inverter and a second inverter, a second mos transistor pm0 is arranged between the second inverter and a third inverter, a first mos transistor nm0 is arranged between the third inverter and a fourth inverter, and a second mos transistor pm0 is arranged between the fourth inverter and a fifth inverter.
A flash chip comprising an oscillator circuit as claimed in any preceding claim.
The invention has the beneficial effects that: according to the oscillator circuit and the flash chip, the oscillator circuit is simple in structural connection, when the enabling signal is 0, the first mos tube and the second mos tube are both conducted, the clock pulse of the oscillator is always kept at a low level, but the current of the oscillator is not turned off, so that the whole oscillator circuit can rapidly oscillate to a stable state when the enabling signal returns to a high level again; the area of the flash chip is reduced as much as possible, and the requirement of the oscillator circuit on quick oscillation stability is met.
Drawings
Fig. 1 is a signal waveform diagram of an enable en and an oscillator clock OSC _ CLK in the related art.
Fig. 2 is a schematic diagram of an oscillator circuit according to the present invention.
Fig. 3 is a signal waveform diagram of enable en and oscillator clock OSC _ CLK in the present invention.
FIG. 4 is a circuit diagram of an inverter according to the present invention.
Detailed Description
The technical solutions in the embodiments of the present application will be clearly and completely described below with reference to the drawings in the embodiments of the present application, and it is obvious that the described embodiments are only a part of the embodiments of the present application, and not all of the embodiments. The components of the embodiments of the present application, generally described and illustrated in the figures herein, can be arranged and designed in a wide variety of different configurations. Thus, the following detailed description of the embodiments of the present application, presented in the accompanying drawings, is not intended to limit the scope of the claimed application, but is merely representative of selected embodiments of the application. All other embodiments, which can be derived by a person skilled in the art from the embodiments of the present application without making any creative effort, shall fall within the protection scope of the present application.
It should be noted that: like reference numbers and letters refer to like items in the following figures, and thus, once an item is defined in one figure, it need not be further defined and explained in subsequent figures. Meanwhile, in the description of the present application, the terms "first", "second", and the like are used only for distinguishing the description, and are not to be construed as indicating or implying relative importance.
As shown in fig. 1, an oscillator circuit includes an odd number of inverters 1, the number of the inverters 1 is at least 3, an input terminal of a first inverter 1 is connected to an output terminal of a last inverter 1, and an output terminal of a previous inverter 1 is connected to an input terminal of a next inverter 1 between the first inverter 1 and the last inverter 1; the current input end of each inverter 1 is connected with one end of each corresponding second current source I0, the other end of the second current source I0 is connected with one end of a first current source Itot, the other end of the second current source I0 is connected with a power supply voltage VCC, the other end of the first current source Itot is connected with the power supply voltage VCC, the current output end of each inverter 1 is connected with one end of each corresponding third current source I1, the other end of the third current source I1 is grounded GND, and the output end of the last inverter 1 outputs oscillator clock pulse OSC _ CLK; a mos tube is connected between every two adjacent inverters 1, a first mos tube nm0 is connected between the odd inverters 1 and the even inverters 1, the drain electrode of the first mos tube nm0 is connected with the output end of the odd inverters 1, the source electrode of the first mos tube nm0 is grounded GND, the gate electrode of the first mos tube nm0 is connected with an enable signal enb, a second mos tube pm0 is connected between the even inverters 1 and the odd inverters 1, the source electrode of the second mos tube pm0 is connected with a power supply voltage VCC, the drain electrode of the second mos tube pm0 is connected with the output end of the even inverters 1, the gate electrode of the second mos tube pm0 is connected with an enable signal en, and the enable signal enb is the opposite phase of the enable signal en.
In certain embodiments, the first mos tube nm0 is an nmos tube and the second mos tube pm0 is a pmos tube.
In some embodiments, as shown in fig. 4, each of the second current sources I0 includes a third mos transistor pm1, each of the inverters 1 includes a fourth mos transistor pm2 and a fifth mos transistor nm1, each of the third current sources I1 includes a sixth mos transistor nm2, the oscillator circuit further includes a seventh mos transistor nm3, an eighth mos transistor nm4 and a ninth mos transistor pm3, a drain and a gate of the seventh mos transistor nm3 are connected together and then connected to the other end of the first current source Itot, a source of the seventh mos transistor nm3 is grounded, a gate and a drain of the eighth mos transistor nm4 are connected together and then connected to a gate of the seventh mos transistor nm3, a source of the eighth mos transistor nm4 is grounded, a drain of the eighth mos transistor nm4 is connected to a drain of the ninth mos transistor pm3, a source of the ninth mos transistor 3 is connected to a source of each of the third mos transistor VCC, a source of the ninth mos transistor pm is connected to a drain of the ninth mos transistor pm, a source of the ninth mos transistor nm 4684 is connected to a drain of the ninth mos transistor pm, and a gate 4642 are connected to a gate of the ninth mos transistor 3, the grid and the drain of each third mos tube pm1 are connected together and then connected with the source of the fourth mos tube pm2 of the corresponding inverter 1, the drain of the fourth mos tube pm2 of each inverter 1 is connected with the drain of the fifth mos tube nm1, the connection point is the output end of each inverter 1, the drain of each sixth mos tube nm2 is connected with the source of the fifth mos tube nm1 of the corresponding inverter 1, the source of each sixth mos tube nm2 is grounded, the grid of the fourth mos tube pm2 of each inverter 1 is connected with the grid of the fifth mos tube nm1, and the connection point is the input end of each inverter 1; the output end of the last inverter 1 is connected with the input end of the first inverter 1 and outputs oscillator clock pulse OSC _ CLK; the gate and the drain of each sixth mos transistor nm2 are connected together and then connected with the gate of the eighth mos transistor nm 4.
In certain embodiments, the third mos tube pm1, fourth mos tube pm2 are pmos tubes, and fifth mos tube nm1, sixth mos tube nm2 are nmos tubes.
In certain embodiments, the seventh mos tube nm3, eighth mos tube nm4 are nmos tubes, and ninth mos tube pm3 is a pmos tube.
Wherein, the inverter 1 can be provided with 3, 5, 7, etc. according to the requirement. In this embodiment, the number of the inverters 1 is 5, namely, a first inverter, a second inverter, a third inverter, a fourth inverter and a fifth inverter, a first mos transistor nm0 is arranged between the first inverter and the second inverter, a second mos transistor pm0 is arranged between the second inverter and the third inverter, a first mos transistor nm0 is arranged between the third inverter and the fourth inverter, and a second mos transistor pm0 is arranged between the fourth inverter and the fifth inverter.
The working principle of the oscillator circuit is as follows: when the enable signal en =1, the entire oscillator circuit normally operates; when the enable signal en =0, enb =1, the first mos transistor nm0 and the second mos transistor pm0 are both turned on, points a and c are respectively pulled down to GND, points b and d are respectively pulled up to the power supply voltage VCC, the oscillator clock pulse OSC _ CLK is always kept at a low level, but the current is not turned off; therefore, when the enable signal en returns to the high level again, the entire oscillator circuit can rapidly oscillate to a stable state, where the signal waveforms of the enable signal en and the oscillator clock pulse OSC _ CLK are as shown in fig. 3.
The technical scheme also protects a flash chip which comprises the oscillator circuit.
In the embodiments provided in the present application, it should be understood that the disclosed apparatus and method may be implemented in other ways. The above-described embodiments of the apparatus are merely illustrative, and for example, the division of the units is only one logical division, and there may be other divisions when actually implemented, and for example, a plurality of units or components may be combined or integrated into another system, or some features may be omitted, or not executed. In addition, the shown or discussed mutual coupling or direct coupling or communication connection may be an indirect coupling or communication connection of devices or units through some communication interfaces, and may be in an electrical, mechanical or other form.
In addition, units described as separate parts may or may not be physically separate, and parts displayed as units may or may not be physical units, may be located in one place, or may be distributed on a plurality of network units. Some or all of the units can be selected according to actual needs to achieve the purpose of the solution of the embodiment.
Furthermore, the functional modules in the embodiments of the present application may be integrated together to form an independent part, or each module may exist separately, or two or more modules may be integrated to form an independent part.
In this document, relational terms such as first and second, and the like may be used solely to distinguish one entity or action from another entity or action without necessarily requiring or implying any actual such relationship or order between such entities or actions.
The above description is only an example of the present application and is not intended to limit the scope of the present application, and various modifications and changes may be made by those skilled in the art. Any modification, equivalent replacement, improvement and the like made within the spirit and principle of the present application shall be included in the protection scope of the present application.
Claims (8)
1. An oscillator circuit is characterized by comprising an odd number of inverters, wherein the number of the inverters is at least 3, the input end of the first inverter is connected with the output end of the last inverter, and the output end of the previous inverter is connected with the input end of the next inverter between the first inverter and the last inverter; the current input end of each inverter is connected with one end of a corresponding second current source I0, the other end of the second current source I0 is connected with one end of a first current source Itot, the other end of the second current source I0 is connected with a power supply voltage VCC, the other end of the first current source Itot is connected with the power supply voltage VCC, the current output end of each inverter is connected with one end of a corresponding third current source I1, the other end of the third current source I1 is grounded GND, and the output end of the last inverter outputs oscillator clock pulse OSC _ CLK; a mos tube is connected between every two adjacent inverters, a first mos tube nm0 is connected between the odd-numbered inverters and the even-numbered inverters, the drain electrode of the first mos tube nm0 is connected with the output end of the odd-numbered inverters, the source electrode of the first mos tube nm0 is grounded GND, the gate electrode of the first mos tube nm0 is connected with an enable signal enb, a second mos tube pm0 is connected between the even-numbered inverters and the odd-numbered inverters, the source electrode of the second mos tube pm0 is connected with a power supply voltage VCC, the drain electrode of the second mos tube pm0 is connected with the output end of the even-numbered inverters, the gate electrode of the second mos tube pm0 is connected with an enable signal en, and the enable signal enb is the opposite phase of the enable signal en;
each second current source I0 includes a third mos transistor pm1, each inverter includes a fourth mos transistor pm2 and a fifth mos transistor nm1, each third current source I1 includes a sixth mos transistor nm2, the oscillator circuit further includes a seventh mos transistor nm3, an eighth mos transistor nm4 and a ninth mos transistor pm3, a drain and a gate of the seventh mos transistor nm3 are connected together and then connected to the other end of the first current source Itot, a source of the seventh mos transistor nm3 is grounded, a gate and a drain of the eighth mos transistor nm4 are connected together and then connected to a gate of the seventh mos transistor nm 8, a source of the eighth mos transistor nm4 is grounded, a drain of the eighth mos transistor 4 is connected to a drain of the ninth mos transistor pm3, a source of the ninth mos transistor pm3 is connected to a source of each third mos transistor pm, a source of the ninth mos transistor pm1 is connected to a source of the VCC, a drain of the ninth mos transistor pm is connected to a drain of the ninth mos transistor 4642, and a gate of the ninth mos transistor 3 are connected together, the grid electrode and the drain electrode of each third mos tube pm1 are connected together and then connected with the source electrode of a fourth mos tube pm2 of a corresponding inverter, the drain electrode of the fourth mos tube pm2 of each inverter is connected with the drain electrode of a fifth mos tube nm1, the connection point is the output end of each inverter, the drain electrode of each sixth mos tube nm2 is connected with the source electrode of a fifth mos tube nm1 of the corresponding inverter, the source electrode of each sixth mos tube nm2 is grounded, the grid electrode of the fourth mos tube pm2 of each inverter is connected with the grid electrode of a fifth mos tube nm1, and the connection point is the input end of each inverter; the output end of the last inverter is connected with the input end of the first inverter and outputs oscillator clock pulse OSC _ CLK; the gate and the drain of each sixth mos transistor nm2 are connected together and then connected with the gate of the eighth mos transistor nm 4.
2. The oscillator circuit of claim 1, wherein the first mos transistor nm0 is an nmos transistor.
3. The oscillator circuit of any of claims 1 or 2, wherein the second mos transistor pm0 is a pmos transistor.
4. The oscillator circuit of claim 1, wherein the third mos transistor pm1, the fourth mos transistor pm2 are pmos transistors, and the fifth mos transistor nm1, the sixth mos transistor nm2 are nmos transistors.
5. The oscillator circuit of claim 1, wherein the seventh mos transistor nm3, the eighth mos transistor nm4 are nmos transistors, and the ninth mos transistor pm3 is a pmos transistor.
6. The oscillator circuit according to claim 1, wherein the number of the inverters is 5.
7. The oscillator circuit of claim 6, wherein a first mos transistor nm0 is disposed between the first inverter and the second inverter, a second mos transistor pm0 is disposed between the second inverter and the third inverter, a first mos transistor nm0 is disposed between the third inverter and the fourth inverter, and a second mos transistor pm0 is disposed between the fourth inverter and the fifth inverter.
8. A flash chip comprising the oscillator circuit of any one of claims 1 to 7.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202011479827.7A CN112422086B (en) | 2020-12-15 | 2020-12-15 | Oscillator circuit and flash chip |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202011479827.7A CN112422086B (en) | 2020-12-15 | 2020-12-15 | Oscillator circuit and flash chip |
Publications (2)
Publication Number | Publication Date |
---|---|
CN112422086A CN112422086A (en) | 2021-02-26 |
CN112422086B true CN112422086B (en) | 2022-02-18 |
Family
ID=74776343
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN202011479827.7A Active CN112422086B (en) | 2020-12-15 | 2020-12-15 | Oscillator circuit and flash chip |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN112422086B (en) |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101741354A (en) * | 2009-11-25 | 2010-06-16 | 天津南大强芯半导体芯片设计有限公司 | Oscillator circuit with low frequency and low power consumption and working method thereof |
CN104601114A (en) * | 2013-10-30 | 2015-05-06 | 三星电子株式会社 | Temperature-compensated oscillator and device including the same |
CN110708062A (en) * | 2019-09-29 | 2020-01-17 | 南京集澈电子科技有限公司 | Self-calibration relaxation oscillator |
CN210431389U (en) * | 2019-07-10 | 2020-04-28 | 深圳市锐能微科技有限公司 | Oscillator circuit and integrated circuit |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4417989B2 (en) * | 2007-09-13 | 2010-02-17 | Okiセミコンダクタ株式会社 | Current source device, oscillator device, and pulse generator |
-
2020
- 2020-12-15 CN CN202011479827.7A patent/CN112422086B/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101741354A (en) * | 2009-11-25 | 2010-06-16 | 天津南大强芯半导体芯片设计有限公司 | Oscillator circuit with low frequency and low power consumption and working method thereof |
CN104601114A (en) * | 2013-10-30 | 2015-05-06 | 三星电子株式会社 | Temperature-compensated oscillator and device including the same |
CN210431389U (en) * | 2019-07-10 | 2020-04-28 | 深圳市锐能微科技有限公司 | Oscillator circuit and integrated circuit |
CN110708062A (en) * | 2019-09-29 | 2020-01-17 | 南京集澈电子科技有限公司 | Self-calibration relaxation oscillator |
Also Published As
Publication number | Publication date |
---|---|
CN112422086A (en) | 2021-02-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN105118414A (en) | Shift register, driving method thereof, gate driving circuit, and display device | |
CN108551257B (en) | Charge pump structure | |
CN207490762U (en) | A kind of rapid pressure charge pump circuit | |
CN205792485U (en) | A kind of clock oscillation circuit being applied to wireless charging control chip | |
JP5241685B2 (en) | Voltage level converter without phase distortion | |
JPH07147530A (en) | Latch circuit and master slave type flip-flop circuit | |
CN112422086B (en) | Oscillator circuit and flash chip | |
CN101826861A (en) | Integrated circuit chip containing automatic reset circuit therein | |
CN111884626B (en) | Dual edge D flip-flop | |
CN112583355B (en) | High-precision relaxation oscillator | |
CN111934655B (en) | Pulse clock generation circuit, integrated circuit and related method | |
CN103368500A (en) | Oscillator circuit used for generating clock signal | |
CN101079325B (en) | shift register circuit | |
JPH0736507B2 (en) | Semiconductor logic circuit | |
CN115857648A (en) | Power-on reset system of power supply | |
CN117240273A (en) | Time-lapse driving circuit and electronic equipment | |
CN115912890A (en) | A soft-start voltage circuit, its control method, and a DC conversion circuit | |
CN106341118B (en) | Level shifter circuit | |
CN105720947B (en) | Ultra-low power consumption oscillator | |
CN108365836B (en) | Novel relaxation oscillator circuit | |
CN115276615A (en) | Clock signal frequency multiplier circuit outputting burr-free low duty ratio error | |
CN103413567B (en) | Reference voltage provides circuit | |
CN112636722A (en) | Clock oscillator circuit, charge pump circuit and Flash chip | |
CN113098446B (en) | Ultra-low phase noise clock buffer | |
CN112086120A (en) | Word line and bit line voltage conversion method and circuit and non-flash memory |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
CB02 | Change of applicant information |
Address after: 518000 Room 101, building 10, Dayun software Town, 8288 Longgang Avenue, he'ao community, Yuanshan street, Longgang District, Shenzhen City, Guangdong Province Applicant after: XTX Technology Inc. Address before: 518000 1st floor, building 10, Dayun software Town, 8288 Longgang Avenue, Henggang street, Longgang District, Shenzhen City, Guangdong Province Applicant before: Paragon Technology (Shenzhen) Ltd. |
|
CB02 | Change of applicant information | ||
GR01 | Patent grant | ||
GR01 | Patent grant |