CN107204200B - 半导体存储装置及存储器系统 - Google Patents
半导体存储装置及存储器系统 Download PDFInfo
- Publication number
- CN107204200B CN107204200B CN201710057852.8A CN201710057852A CN107204200B CN 107204200 B CN107204200 B CN 107204200B CN 201710057852 A CN201710057852 A CN 201710057852A CN 107204200 B CN107204200 B CN 107204200B
- Authority
- CN
- China
- Prior art keywords
- bank
- command
- memory
- data
- receiving
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1675—Writing or programming circuits or methods
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1693—Timing circuits or methods
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0004—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising amorphous/crystalline phase transition cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0021—Auxiliary circuits
- G11C13/0061—Timing circuits or methods
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0021—Auxiliary circuits
- G11C13/0069—Writing or programming circuits or methods
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C14/00—Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down
- G11C14/0009—Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down in which the volatile element is a DRAM cell
- G11C14/0036—Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down in which the volatile element is a DRAM cell and the nonvolatile element is a magnetic RAM [MRAM] element or ferromagnetic cell
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/22—Control and timing of internal memory operations
- G11C2207/2245—Memory devices with an internal cache buffer
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/22—Control and timing of internal memory operations
- G11C2207/229—Timing of a write operation
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1015—Read-write modes for single port memories, i.e. having either a random port or a serial port
- G11C7/1042—Read-write modes for single port memories, i.e. having either a random port or a serial port using interleaving techniques, i.e. read-write of one part of the memory while preparing another part
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Dram (AREA)
Abstract
Description
Claims (10)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201662309837P | 2016-03-17 | 2016-03-17 | |
US62/309837 | 2016-03-17 | ||
US15/264545 | 2016-09-13 | ||
US15/264,545 US10074413B2 (en) | 2016-03-17 | 2016-09-13 | Semiconductor storage device |
Publications (2)
Publication Number | Publication Date |
---|---|
CN107204200A CN107204200A (zh) | 2017-09-26 |
CN107204200B true CN107204200B (zh) | 2021-01-29 |
Family
ID=59855939
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201710057852.8A Active CN107204200B (zh) | 2016-03-17 | 2017-01-23 | 半导体存储装置及存储器系统 |
Country Status (3)
Country | Link |
---|---|
US (3) | US10074413B2 (zh) |
CN (1) | CN107204200B (zh) |
TW (1) | TWI665668B (zh) |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10353447B2 (en) * | 2017-03-03 | 2019-07-16 | Qualcomm Incorporated | Current in-rush mitigation for power-up of embedded memories |
CN109656854A (zh) * | 2017-10-12 | 2019-04-19 | 光宝科技股份有限公司 | 固态储存装置的重置电路及其重置方法 |
KR102412609B1 (ko) * | 2017-11-03 | 2022-06-23 | 삼성전자주식회사 | 내부 커맨드에 따른 어드레스에 대한 저장 및 출력 제어를 수행하는 메모리 장치 및 그 동작방법 |
KR102555452B1 (ko) | 2018-08-16 | 2023-07-17 | 에스케이하이닉스 주식회사 | 반도체 메모리 장치, 이의 동작 방법 및 이를 포함하는 시스템 |
CN111554337B (zh) * | 2019-02-11 | 2022-05-06 | 华邦电子股份有限公司 | 电阻式存储器及控制方法 |
KR102651229B1 (ko) * | 2019-07-22 | 2024-03-25 | 삼성전자주식회사 | 자기접합 메모리 장치 및 자기접합 메모리 장치의 데이터 라이트 방법 |
EP4018442A4 (en) * | 2019-08-23 | 2023-07-19 | Rambus Inc. | Hierarchical bank group timing |
US11099784B2 (en) * | 2019-12-17 | 2021-08-24 | Sandisk Technologies Llc | Crosspoint memory architecture for high bandwidth operation with small page buffer |
US11107530B2 (en) | 2019-12-31 | 2021-08-31 | Taiwan Semiconductor Manufacturing Company Limited | Non-volatile static random access memory (nvSRAM) with multiple magnetic tunnel junction cells |
US11127443B2 (en) * | 2020-01-08 | 2021-09-21 | Micron Technology, Inc. | Timing chains for accessing memory cells |
TWI770950B (zh) * | 2020-04-28 | 2022-07-11 | 台灣積體電路製造股份有限公司 | 記憶體單元、記憶體系統與記憶體單元的操作方法 |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101263559A (zh) * | 2005-09-13 | 2008-09-10 | 海力士半导体有限公司 | 具有复位功能的半导体存储器 |
CN102169874A (zh) * | 2010-02-26 | 2011-08-31 | 海力士半导体有限公司 | 半导体集成电路 |
WO2015183834A1 (en) * | 2014-05-27 | 2015-12-03 | Rambus Inc. | Memory module with reduced read/write turnaround overhead |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2895488B2 (ja) * | 1988-04-18 | 1999-05-24 | 株式会社東芝 | 半導体記憶装置及び半導体記憶システム |
JPH08255107A (ja) | 1994-11-29 | 1996-10-01 | Toshiba Corp | ディスプレイコントローラ |
US6343352B1 (en) * | 1997-10-10 | 2002-01-29 | Rambus Inc. | Method and apparatus for two step memory write operations |
JP3446700B2 (ja) | 1999-12-20 | 2003-09-16 | 日本電気株式会社 | 複数ラインバッファ型メモリlsi |
US6854041B2 (en) * | 2002-11-25 | 2005-02-08 | International Business Machines Corporation | DRAM-based separate I/O memory solution for communication applications |
JP2005267821A (ja) | 2004-03-22 | 2005-09-29 | Toshiba Corp | 不揮発性半導体メモリ |
JP2008140220A (ja) * | 2006-12-04 | 2008-06-19 | Nec Corp | 半導体装置 |
US7826292B2 (en) * | 2008-11-06 | 2010-11-02 | Micron Technology, Inc. | Precharge control circuits and methods for memory having buffered write commands |
JP5481428B2 (ja) * | 2011-05-26 | 2014-04-23 | 株式会社東芝 | 半導体記憶装置およびメモリシステム |
US8947918B2 (en) | 2013-03-22 | 2015-02-03 | Katsuyuki Fujita | Semiconductor memory device |
US9508409B2 (en) * | 2014-04-16 | 2016-11-29 | Micron Technology, Inc. | Apparatuses and methods for implementing masked write commands |
-
2016
- 2016-09-13 US US15/264,545 patent/US10074413B2/en active Active
-
2017
- 2017-01-06 TW TW106100415A patent/TWI665668B/zh active
- 2017-01-23 CN CN201710057852.8A patent/CN107204200B/zh active Active
-
2018
- 2018-09-10 US US16/126,685 patent/US10424359B2/en active Active
-
2019
- 2019-09-23 US US16/579,664 patent/US10803917B2/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101263559A (zh) * | 2005-09-13 | 2008-09-10 | 海力士半导体有限公司 | 具有复位功能的半导体存储器 |
CN102169874A (zh) * | 2010-02-26 | 2011-08-31 | 海力士半导体有限公司 | 半导体集成电路 |
WO2015183834A1 (en) * | 2014-05-27 | 2015-12-03 | Rambus Inc. | Memory module with reduced read/write turnaround overhead |
Also Published As
Publication number | Publication date |
---|---|
CN107204200A (zh) | 2017-09-26 |
US10424359B2 (en) | 2019-09-24 |
US20200020379A1 (en) | 2020-01-16 |
US20170270987A1 (en) | 2017-09-21 |
TWI665668B (zh) | 2019-07-11 |
US20190005998A1 (en) | 2019-01-03 |
TW201810265A (zh) | 2018-03-16 |
US10803917B2 (en) | 2020-10-13 |
US10074413B2 (en) | 2018-09-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN107204200B (zh) | 半导体存储装置及存储器系统 | |
KR102374228B1 (ko) | 저항성 메모리 장치의 부스트 전압 생성기, 이를 포함하는 전압 생성기 및 이를 포함하는 저항성 메모리 장치 | |
US9330743B2 (en) | Memory cores of resistive type memory devices, resistive type memory devices and method of sensing data in the same | |
US8867300B2 (en) | Semiconductor memory device, memory system and access method to semiconductor memory device | |
CN104380384B (zh) | 用于自旋扭矩mram的自参考感测放大器 | |
CN105684088B (zh) | 半导体存储装置 | |
US9589621B2 (en) | Resistance change memory | |
US10338835B2 (en) | Memory device | |
US20140169069A1 (en) | Resistive Memory Device, System Including the Same and Method of Reading Data in the Same | |
KR20160135418A (ko) | 메모리 장치 및 이를 포함하는 메모리 시스템 | |
US9153308B2 (en) | Magnetic random access memory device | |
JP2013196740A (ja) | 半導体記憶装置およびその駆動方法 | |
US10552255B2 (en) | Memory device | |
US8848457B2 (en) | Semiconductor storage device and driving method thereof | |
JP2013145622A (ja) | 半導体記憶装置 | |
US10262712B2 (en) | Memory device with a control circuit to control data reads | |
US10658063B2 (en) | Semiconductor memory device including a correcting circuit | |
US9899082B2 (en) | Semiconductor memory device | |
US9761306B1 (en) | Resistive memory device and method of programming the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
GR01 | Patent grant | ||
GR01 | Patent grant | ||
CP01 | Change in the name or title of a patent holder |
Address after: Tokyo, Japan Patentee after: Kaixia Co.,Ltd. Address before: Tokyo, Japan Patentee before: TOSHIBA MEMORY Corp. Address after: Tokyo, Japan Patentee after: TOSHIBA MEMORY Corp. Address before: Tokyo, Japan Patentee before: Japanese businessman Panjaya Co.,Ltd. |
|
CP01 | Change in the name or title of a patent holder | ||
TR01 | Transfer of patent right |
Effective date of registration: 20220117 Address after: Tokyo, Japan Patentee after: Japanese businessman Panjaya Co.,Ltd. Address before: Tokyo, Japan Patentee before: TOSHIBA MEMORY Corp. |
|
TR01 | Transfer of patent right |