[go: up one dir, main page]

CH555089A - SEMICONDUCTOR ARRANGEMENT AND METHOD OF MANUFACTURING THIS SEMICONDUCTOR ARRANGEMENT. - Google Patents

SEMICONDUCTOR ARRANGEMENT AND METHOD OF MANUFACTURING THIS SEMICONDUCTOR ARRANGEMENT.

Info

Publication number
CH555089A
CH555089A CH518473A CH518473A CH555089A CH 555089 A CH555089 A CH 555089A CH 518473 A CH518473 A CH 518473A CH 518473 A CH518473 A CH 518473A CH 555089 A CH555089 A CH 555089A
Authority
CH
Switzerland
Prior art keywords
semiconductor arrangement
manufacturing
semiconductor
arrangement
Prior art date
Application number
CH518473A
Other languages
German (de)
Original Assignee
Philips Nv
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Philips Nv filed Critical Philips Nv
Publication of CH555089A publication Critical patent/CH555089A/en

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D10/00Bipolar junction transistors [BJT]
    • H10D10/60Lateral BJTs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/32Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers using masks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76202Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
    • H01L21/76205Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO in a region being recessed from the surface, e.g. in a recess, groove, tub or trench region
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76202Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
    • H01L21/76213Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO introducing electrical inactive or active impurities in the local oxidation region, e.g. to alter LOCOS oxide growth characteristics or for additional isolation purpose
    • H01L21/76216Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO introducing electrical inactive or active impurities in the local oxidation region, e.g. to alter LOCOS oxide growth characteristics or for additional isolation purpose introducing electrical active impurities in the local oxidation region for the sole purpose of creating channel stoppers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/113Isolations within a component, i.e. internal isolations
    • H10D62/115Dielectric isolations, e.g. air gaps
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/113Isolations within a component, i.e. internal isolations
    • H10D62/115Dielectric isolations, e.g. air gaps
    • H10D62/116Dielectric isolations, e.g. air gaps adjoining the input or output regions of field-effect devices, e.g. adjoining source or drain regions
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0107Integrating at least one component covered by H10D12/00 or H10D30/00 with at least one component covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating IGFETs with BJTs
    • H10D84/0109Integrating at least one component covered by H10D12/00 or H10D30/00 with at least one component covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating IGFETs with BJTs the at least one component covered by H10D12/00 or H10D30/00 being a MOS device
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/0135Manufacturing their gate conductors
    • H10D84/0142Manufacturing their gate conductors the gate conductors having different shapes or dimensions
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/02Manufacture or treatment characterised by using material-based technologies
    • H10D84/03Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
    • H10D84/038Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/40Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00 with at least one component covered by groups H10D10/00 or H10D18/00, e.g. integration of IGFETs with BJTs
    • H10D84/401Combinations of FETs or IGBTs with BJTs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/60Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D10/00 or H10D18/00, e.g. integration of BJTs
    • H10D84/63Combinations of vertical and lateral BJTs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/80Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
    • H10D84/82Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
    • H10D84/83Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
    • H10D84/85Complementary IGFETs, e.g. CMOS
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D99/00Subject matter not provided for in other groups of this subclass

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Element Separation (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
CH518473A 1972-04-14 1973-04-11 SEMICONDUCTOR ARRANGEMENT AND METHOD OF MANUFACTURING THIS SEMICONDUCTOR ARRANGEMENT. CH555089A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
NL7205000A NL7205000A (en) 1972-04-14 1972-04-14

Publications (1)

Publication Number Publication Date
CH555089A true CH555089A (en) 1974-10-15

Family

ID=19815843

Family Applications (1)

Application Number Title Priority Date Filing Date
CH518473A CH555089A (en) 1972-04-14 1973-04-11 SEMICONDUCTOR ARRANGEMENT AND METHOD OF MANUFACTURING THIS SEMICONDUCTOR ARRANGEMENT.

Country Status (9)

Country Link
JP (1) JPS5241104B2 (en)
AU (1) AU473855B2 (en)
CH (1) CH555089A (en)
DE (1) DE2318179C2 (en)
FR (1) FR2328283A1 (en)
GB (1) GB1420676A (en)
IT (1) IT983793B (en)
NL (1) NL7205000A (en)
SE (1) SE380389B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2640525A1 (en) * 1975-09-17 1977-03-31 Philips Nv METHOD FOR MANUFACTURING A SEMICONDUCTOR ARRANGEMENT AND ARRANGEMENT PRODUCED BY THIS METHOD

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3955269A (en) * 1975-06-19 1976-05-11 International Business Machines Corporation Fabricating high performance integrated bipolar and complementary field effect transistors
JPS524183A (en) * 1975-06-28 1977-01-13 Nippon Telegr & Teleph Corp <Ntt> Manufacturing method of semiconductor devices
JPS5244578A (en) * 1975-10-06 1977-04-07 Mitsubishi Electric Corp Complementary type insulated gate field effect semiconductor device
JPS5248476A (en) * 1975-10-16 1977-04-18 Oki Electric Ind Co Ltd Process for production of complementary type field effect transistor i ntegrated circuit
DE3133468A1 (en) * 1981-08-25 1983-03-17 Siemens AG, 1000 Berlin und 8000 München METHOD FOR PRODUCING HIGHLY INTEGRATED COMPLEMENTARY MOS FIELD EFFECT TRANSISTOR CIRCUITS IN SILICON GATE TECHNOLOGY
JPS5956758A (en) * 1983-08-31 1984-04-02 Hitachi Ltd Manufacturing method of field effect semiconductor device
JPS59130457A (en) * 1984-01-04 1984-07-27 Oki Electric Ind Co Ltd Complementary field effect semiconductor integrated circuit device
JPH0681932U (en) * 1993-05-06 1994-11-25 株式会社丸辰 basket

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3440503A (en) * 1967-05-31 1969-04-22 Westinghouse Electric Corp Integrated complementary mos-type transistor structure and method of making same
NL160988C (en) * 1971-06-08 1979-12-17 Philips Nv SEMICONDUCTOR DEVICE WITH A SEMICONDUCTOR BODY CONTAINING AT LEAST ONE FIRST FIELD EFFECT TRANSISTOR WITH INSULATED CONTROL ELECTRODE AND METHOD FOR MANUFACTURE OF THE SEMICONDUCTOR DEVICE.

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2640525A1 (en) * 1975-09-17 1977-03-31 Philips Nv METHOD FOR MANUFACTURING A SEMICONDUCTOR ARRANGEMENT AND ARRANGEMENT PRODUCED BY THIS METHOD

Also Published As

Publication number Publication date
IT983793B (en) 1974-11-11
FR2328283B1 (en) 1978-03-24
JPS5241104B2 (en) 1977-10-17
NL7205000A (en) 1973-10-16
DE2318179A1 (en) 1973-10-18
AU5426973A (en) 1974-10-10
DE2318179C2 (en) 1983-09-01
AU473855B2 (en) 1976-07-08
JPS4919779A (en) 1974-02-21
SE380389B (en) 1975-11-03
GB1420676A (en) 1976-01-07
FR2328283A1 (en) 1977-05-13

Similar Documents

Publication Publication Date Title
AT324430B (en) CONDUCTOR ARRANGEMENT AND METHOD OF MANUFACTURING THE SAME
AT333580B (en) METHOD OF MANUFACTURING ARTIFICIAL FRUITS
CH554148A (en) GLOVE AND METHOD OF MANUFACTURING THE SAME.
CH544410A (en) Semiconductor arrangement and method for producing this semiconductor arrangement
CH514236A (en) Semiconductor device and method of manufacturing the same
CH555089A (en) SEMICONDUCTOR ARRANGEMENT AND METHOD OF MANUFACTURING THIS SEMICONDUCTOR ARRANGEMENT.
AT335536B (en) PIEZOELECTRIC BODY AND METHOD OF MANUFACTURING THE SAME
CH542519A (en) Semiconductor device and method of manufacturing the same
AT322838B (en) METHOD OF MANUFACTURING POLY-ALFA-OLEFINS
CH557740A (en) METHOD OF MANUFACTURING UPHOLSTERED MOLDED OBJECTS.
CH522288A (en) Semiconductor device and method of manufacturing the same
AT316894B (en) Semiconductor device and method of manufacturing the same
CH553541A (en) PESTICIDE AND METHOD OF MANUFACTURING IT.
AT328420B (en) METHOD OF MANUFACTURING HYDRAZONES
CH558783A (en) PROCESS FOR THE MANUFACTURING OF NITROBENZYL MEESYLATES AND TOSYLATES.
CH531889A (en) Carousel and method of making the same
CH555306A (en) EXPLOSIVES AND METHOD OF MANUFACTURING THE SAME.
AT326621B (en) METHOD OF MANUFACTURING TERT. BUTANOL
CH553383A (en) PREFABRICATED FLAT ELEMENT AND METHOD FOR MANUFACTURING THE SAME.
AT341686B (en) PROCESS FOR MANUFACTURING VINCAMON AND VINCANOL
CH556778A (en) MULTIPACKING AND METHOD OF MANUFACTURING IT.
CH555999A (en) LAMP AND METHOD OF MANUFACTURING THE SAME.
ATA396872A (en) METHOD AND DEVICE FOR THE MANUFACTURING OF SHOES
AT336268B (en) MOLDING COMPOUNDS AND METHOD OF MANUFACTURING THE SAME
CH539952A (en) Semiconductor device and method of manufacturing the same

Legal Events

Date Code Title Description
PL Patent ceased