RC Circuit Design and Analysis Guide
RC Circuit Design and Analysis Guide
2. Verify the condition for which the High pass circuit acts as a differentiator.
3. Measure % of tilt for the designed 3 Time constants.
Apparatus: i) C.R.O ii) Function Generator iii) Resistance box
Design: fl = 1 / (2RC), = RC
Procedure:
1. Connect
C the circuit as shown in Fig.
T/20 and = 20T Note the output wave form for the above mentioned time periods.
4. Calculate the % tilt of the out put waveforms and verify with the theoretical values.
Observations:
Frequency response:
Vi =
1. 0
2. 10
3. 50
4. 100
5. 200
6. .
. .
. .
. 100KHz
Graph:
Output waveforms:
Result:
Theoretical and experimental values are verified from the response of the HPRC Circuit.
Exercises:
3. What is the condition for the high pass circuit to act as a differentiator.
Procedure:
1. Connect the
R circuit as shown in Fig.
4. Calculate the rise time for = 20T and verify with the theoretical value.
5. What is the condition for the low pass circuit to act as an integrator.
Observations:
Frequency Response: Vi =
1. 0
2. 10
3. 50
4. 100
5. 200
6. .
. .
. .
. 100KHz
Graph:
Output waveforms:
Result:
Theoretical and Experimental values are verified from the out put waveforms.
Exercises:
Aim: To study various Clipper circuits and also observe transfer characteristics
Circuit Diagram:
Theoretical calculations:
Positive peak clipper with reference voltage, V=2V Positive peak clipper:
Vr=2v, Vγ=0.6v
=2v+0.6v
= 2.6v
Vr=2v, Vγ=0.6v
= 2v-0.6v
= 1.4v
Vr=2v, Vγ=0.6v
=-1.4v
Negative peak clipper with reference voltage, V=-2v Negative peak clipper:
Vr=2v, Vγ=0.6v
= -(2+0.6)v
=-2.6v
=2.6v
= -(2+0.6)v
= -2.6v
Procedure:
1. Connect input signal in one channel and output signal to other channel of CRO. Adjust both the
channel of CRO to ground position. Put them to DC position.
3. R = [Rf R f ]1/2 Rf = 100 ohms ; Rr = 50K ohms. R must be chosen a value of 1k ohm
Observe output waveforms.
4. Press XYmode (i.e. Disconnecting the Time base from X–plates)&Observe transfer Characteristics.
Slicer Circuit:
Result: Transfer characteristics of various clipper circuits are verified.
Exercises:
1. Verify that two way clipper of Fig 5 as a sine wave to square wave Converter if the input is
Triangular wave.
Vo
3 Vi
-3
3. NON LINEAR WAVE SHAPING – CLAMPER
CIRCUITS
Aim: To Study various biased and unbiased clamper circuits & verify the clamping Circuit
theorem.
CIRCUIT DIAGRAM:
Procedure:
1. Connect input signal to channel 1 and output signal to other channel of CRO. Adjust both the
2. Give a square wave input of amplitude 10Vp-p at a frequency of 1KHz. Observe the clamped
EXERCISES:
1.Design clamper circuit which can satisfy the clamping circuit theorem.
AIM: Design Two stage RC coupled Amplifier with the given parameters, and obtain the
CIRCUIT DIAGRAM:
Vcc = 12v
51kohm 2.2kohm
51kohm 2.2kohm 10uF
10uF
BC107BP
BC107BP
1kohm 10uF Vo
20kohm 10uF1kohm
1kohm 1kohm
DESIGN:
-hfe2 . RL’
Av2 = ------------
hie2
Take VE2 = VCC/10( If VE2 is more, drop across the capacitor load reduces)
Since
-hfe2 . RL’
hie2
RB2 = R3 // R4
Find R3.
Apply KVL for the out put circuit of 1st stage, VCC = IC1 RC1 + VCE1 + VE1
RB1 = R1 // R2
Find R2 and R1 .
Find AVS
Rc2 // RL
10
Similarly CE1
PROCEDURE:
SOFTWARE :
1. Select the components from the toolbar and connect the circuit as shown in fig.
2. Check dc conditions and note down Vbe, Ib, Vce, Ic.
3. Apply a sinusoidal signal from the function generator and observe the out put wave forms.
4. Go for AC analysis and observe the magnitude vs frequency and phase vs frequency
graphs.
HARDWARE:
1. Connect the circuit as shown in figure, and check for the D.C conditions of the transistor to
ensure that it is in active region. Obtain the maximum signal handling capacity of the amplifier.
i)Keeping the input voltage constant (below maximum signal handling capacity), vary the
frequency of the input signal from 10 Hz to 1MHz and note down the corresponding output
voltage using CRO.
ii)Plot a graph between frequency and the voltage gain in db (Vo/Vi) on a semi log graph sheet and
determine the half power points. The difference of these two frequencies will give the 3db bandwidth
of the amplifier.
iii) Verify the relation Av= Av1 . Av2 at a frequency of 1KHz. Where Av is the gain of the two stage
amplifier and Av1 and Av2 are the gain’s of the first and second stages of the cascade section
respectively.
OBSERVATIONS :
Vi = mv
2. 3db gain
4. small
5.
Upper half power frequency f2
6.
Band width B=(f2-f1) = f2
CHARACTERISTICS OF A SILICON CONTROLED RECTIFIER (SCR)
Aim:
To Study the forward characteristics of the given SCR (TY 6004) for different gate currents.
Apparatus :
Circuit Diagram:
The circuit diagram for the study of the characteristics of SCR is given in Fig.1
Ia 0-100mA 1K
Ra 0.5K + -
00.000 A
Ig 50%
12V V1 + A +
00.000 V 00.000 A
- SCR G -
0-20V Vak TY6004 0-20mA
K 12V V2
Fig.1
Theory :
i. SCR firing is indicated by the sudden increase of current IA in the anode circuit along with
a
ii. If SCR is on ‘ON’ state the anode current is sufficient enough to hold this SCR in ON
Procedure:
ii. Connect (0-500ma) Digital multimeter in anode circuit, (0-20)v voltmeter across SCR and
iii. Adjust gate current to any value in the range of (4.1,4.2,4.3………5.8,5.9,6.0)ma with the
help
of the power supply V2and a series resistance (potentiometer) in the gate circuit.
iv. Care should be exercised in adjusting the gate current in very small steps of 0.1V to
enable the
v. Initially fix the gate current IG = 0, and vary power supply V1 from its minimum and note
down the readings of VAK and IA tabulate these values in the table.
Table -I
IG1=0 mA IG2=4.41mA IG3=4.46mA
Aim :
i. To study the static characteristics of a given UJT (2N2646)
ii. Identify the negative resistance region and estimate the resistance of the device.
Apparatus:
2. Ammeter (0-50mA)
4. Patch cords.
Circuit Diagram :
The circuit diagram for the study of the characteristics is shown in Fig.1 and the equivalent
circuit in Fig.2
Fig.1
B2 +
r2
Ie
Veb1 VBB
VEE r1
-
B1
Fig.2
Theory :
The UJT has only one PN junction. The PN junction is formed between the emitter
and the base regions. The emitter region is heavily doped. The emitter region is closer
to base (B1) terminal than base (B2). The operational difference between FET and
UJT is that FET is normally operated with gate junction reverse biased, whereas
Procedure :
ii. Ensure that the power supply is switched OFF. Keep the voltage control knob in
the minimum position and current control knob in maximum position.
iii. Switch ON the power supply. Keep VBB at 5volts. Now vary VEB1 by varying VEE.
Note down IE once UJT is ON, Increase the emitter current IE in small steps of
5mA and note down the corresponding VEB1 value upto a maximum of 50mA.
iv. Repeat above steps for V EB = 10V and 15V. Plot graph of IE versus V EB1 for different
values of VBB as shown in Fig.3.
v. Calculate resistance of the UJT in the negative resistance region using the formula
r(-) = V EB1 / I E at V BB = constant.
Table-I
S.No. VBB=5 V VBB=8 V VBB=10 V
Result :
Specifications:
Discussions:
r -ΔV
B1 = EB1 / ΔIE at Constant VBB
VEB
Fig.3 IE
2.2KOhm
50%
2N2646
Vb2
Vb1
4.7KOhm
Procedure:
1. Connect the circuit as shown in the circuit Diagram.
2. Keep the capacitance constant and vary the resistance.
3. Note down the output waveforms across the capacitor and at the out put.
4. Measure the frequency of the waveform. Compare the theoretical frequency.
Out Put Waveforms:
9.MOSFET Amplifier
Aim : 1. Design as MOSFET amplifier
Apparatus required:
1. CRO
2. Function Generator
3. Regulator DC power supply
4. Decade resistance box
5. Resistors
6. Capacitors
7. Transistor(MOSFET)
8. Breadboard
9. Connecting wires
Procedure:
Result:
Apparatus:
1. Transistor
2. Capacitors
3. Resistors
4. Function generator
5. CRO
6. Regulated power supply
Circuit diagram:
Procedure:
Gain in db = 20log(Vo/Vi)
Result:
CLASS B COMPLEMENTARY SYMMETRY POWER
AMPLIFIER
APPARATUS:
1. C.R.O
2. Function Generator
3. Regulated Power Supply
4. Resistors
5. Capacitors
6. Bread Board
7. Connecting Wires
PROCEDURE:
1. Connect the components as per the circuit diagram and note down Idc
2. Apply the sinusoidal signal amplitude around 10v at constant frequency (1KHz).
3. Observe the cross over distortion in the output waveforms.
4. Calculate the efficiency (ὴ) of the amplifier.
RESULT:
The efficiency of the Class B Complementary Symmetry Power Amplifier is calculated
and cross over distortion is observed.
CASCODE AMPLIFIER
AIM: To design a cascode amplifier and observe its frequency response.
APPARATUS REQUIRED:
1. Transistor (BC107)
2. Function Generator
3. Resistors
4. Capacitors
5. D.S.O
THEORY:
Cascode amplifier is a two-stage circuit consisting of a transconductance amplifier followed
by a buffer amplifier. The word cascade was originated from the phase “ Cascode
to Cathode ”. This circuit have a lot of advantages over the single stage amplifier like better
input isolation, better gain, improved bandwidth, higher input impedance, higher output
impedance, better stability, higher slow rate etc.
The reason behind the increase in bandwidth is the reduction of Miller Effect.
Cascode Amplifier is generally constructed using FET (or) BJT. One stage will be usually
wired in common source/ common emitter mode and the other will be wired in common
base/common gate mode.
PROCEDURE:
DESIGN:
Vcc= IbRs+Vbe
PROCEDURE:
The operation of class ‘A’ power amplifier is studied and efficiency is calculated.
To design single tuned voltage amplifier using given parameters and to observe the frequency
response of the amplifier.
APPARATUS:
CRO,Function generator,RPS,Resistors,Capacitors,DIB,DCB,TrBC107.
THEORY:
The amplifier is said to be a class c ,if the Q-point and the input signal are selected such that the
output signal is obtained for less than a half cycle for a full input cycle.Hence only that much part is
reproduced at the output. For remaining cycle of the input cycle,the transistor remains cut-off and
no signal is produced at the output. Here a parallel resonant circuit acts as a load impedance.As
collector current followed for less than half cycle,the IC consists of a series of pulses with the
harmonics of the input signal. A parallel tuned circuit acting as a load impedance is turned the
input frequency.
Therefore it filters out harmonic frequencies and produce a sine wave output voltage consisting of
fundamental component of the input signal.
Fr=1/2
CIRCUIT DIAGRAM:
DESIGN:
L=10mH C=0.01H
Fr=1/2
PROCEDURE:
2.Apply a sine signal and vary input signal and note down output values.
OBSERVATION:
T=______.
Fr=1/T.
Result: