Uc 3845
Uc 3845
Uc 3845
UC2842/3/4/5
UC3842/3/4/5
www.ti.com
DESCRIPTION
BLOCK DIAGRAM
Vcc
7 12
UVLO
34 V
S/R
GROUND
5V
REF
8 14
VREF
5V
50 mA
2.50 V
Internal
BIAS
VREF
Good
Logic
4
RT/CT
OSC
Error
Amp
VFB
COMP 1
CURRENT
SENSE
7 11
VC
3
1
6 10
OUTPUT
T
S
2R
R
1V
CURRENT
SENSE
COMPARATOR
PWM
LATCH
POWER
GROUND
Note 1: A/B A = DIL8 Pin Number. B = SO14 and CFP14 Pin Number.
Note 2:
Toggle flip flop used only in 1844 and 1845.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
www.ti.com
Supply voltage
30 V
ICC < 30 mA
Self Limiting
1 A
Output current
5 J
0.3 V to 6.3 V
10 mA
TA 25C (DIL-8)
1W
TA 25C (SOIC-14)
Power dissipation
725 mW
TA 25C (SOIC-8)
650 mW
65C to 150C
55C to 150C
300C
All voltages are with respect to Pin 5. All currents are positive into the specified terminal. Consult Packaging Section of Databook for
thermal limitations and considerations of packages.
CONNECTION DIAGRAMS
DIL-8, SOIC-8
N or J PACKAGE, D8 PACKAGE
(TOP VIEW)
VREF
VCC
OUTPUT
GROUND
SOIC-14, CFP-14
D or W PACKAGE
(TOP VIEW)
COMP
NC
VFB
NC
ISENSE
NC
RT/CT
1
2
3
4
5
6
7
14
13
12
11
10
9
8
VREF
NC
VCC
VC
OUTPUT
GROUND
PWR GND
3 2 1 20 19
NC
VFB
NC
18
5
6
17
16
ISENSE
NC
15
14
NC No internal connection
NC
NC
COMP
NC
VREF
9 10 11 12 13
NC
RT / CT
NC
PWR GND
GROUND
COMP
VFB
ISENSE
RT/CT
PLCC-20
Q PACKAGE
(TOP VIEW)
VCC
VC
NC
OUTPUT
NC
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
www.ti.com
THERMAL CHARACTERISTICS
over operating free-air temperature range (unless otherwise noted)
JC
JA
28 (1)
125-160
25
110 (2)
SOIC-8
D8
42
84-160 (2)
SOIC-14
D14
35
50-120 (2)
CFP-14
5.49C/W
175.4C/W
PLCC-20
34
43-75 (2)
PACKAGE
DIL-8
(1)
(2)
DISSIPATION RATINGS
PACKAGE
TA 25C
POWER RATING
DERATING FACTOR
ABOVE TA 25C
TA 70C
POWER RATING
TA 85CPO
WER RATING
TA 125C
POWER RATING
700 mW
5.5 mW/C
452 mW
370 mW
150 mW
ELECTRICAL CHARACTERISTICS
Unless otherwise stated, these specifications apply for 55C TA 125C for the UC184X; 40C TA 85C for the
UC284X; 0C TA 70C for the 384X; VCC = 15 V (1); RT = 10 k; CT = 3.3 nF, TA = TJ.
PARAMETER
TEST CONDITIONS
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
UNIT
MIN
TYP
MAX
MIN
TYP
MAX
4.95
4.90
REFERENCE SECTION
Output Voltage
TJ = 25C, IO = 1 mA
5.00
5.05
5.00
5.10
Line Regulation
12 VIN 25 V
20
20
Load Regulation
1 I0 20 mA
25
25
Temp. Stability
See
0.2
0.4
10 Hz f 10 kHz, TJ =
(2) (3)
(2)
4.9
25C (2)
5.1
0.2
4.82
50
30
25
100
180
30
52
57
47
0.2%
1%
mV
0.4
mV/C
5.18
V
V
50
25
mV
100
180
mA
52
57
kHz
0.2%
1%
OSCILLATOR SECTION
Initial Accuracy
TJ = 25C (4)
Voltage Stability
12 VCC 25 V
Temp. Stability
Amplitude
(1)
(2)
(3)
(4)
47
VPIN 4 peak-to-peak
(2)
5%
5%
1.7
1.7
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
www.ti.com
TEST CONDITIONS
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
UNIT
MIN
TYP
MAX
MIN
TYP
MAX
2.45
2.50
2.55
2.42
2.50
2.58
0.3
0.3
VPIN
= 2.5 V
2 VO 4 V
TJ = 25C
PSRR
12 VCC 25 V
VOUT High
VPIN
= 2.3 V, RL = 15 k to ground
VOUT Low
VPIN
= 2.7 V, RL = 15 k to Pin 8
Gain
See
(6) (7)
VPIN
1= 5V
PSRR
12 VCC 25 V
(5)
65
90
65
90
dB
0.7
0.7
MHz
60
70
60
70
dB
0.5
0.8
0.5
0.8
0.7
1.1
2.85
3.15
0.9
1.1
mA
V
0.7
1.1
2.85
3.15
V/V
0.9
1.1
70
Delay to Output
70
dB
10
10
150
300
150
300
ns
ISINK = 20 mA
0.1
0.4
0.1
0.4
ISINK = 200 mA
1.5
2.2
1.5
2.2
= 0 V to 2 V
(5)
OUTPUT SECTION
Output Low Level
Output High Level
ISOURCE = 20 mA
ISOURCE = 200 mA
13
13.5
12
13.5
(5)
Rise Time
TJ = 25C, CL = 1 nF
Fall Time
13
13.5
12
13.5
50
150
50
150
50
150
50
150
ns
X842/4
15
16
17
14.5
16
17.5
X843/5
7.8
8.4
9.0
7.8
8.4
9.0
X842/4
10
11
8.5
10
11.5
X843/5
7.0
7.6
8.2
7.0
7.6
8.2
X842/3
95%
97%
100%
95%
97%
100%
X844/5
46%
48%
50%
47%
48%
50%
PWM SECTION
Maximum Duty Cycle
Minimum Duty Cycle
0%
0%
VPIN 2 = VPIN 3 = 0 V
ICC = 25 mA
(5)
(6)
(7)
30
0.5
0.5
11
17
11
17
34
30
34
mA
V
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
www.ti.com
0.5 mA
VFB
ZI
COMP
ZF
UNDER-VOLTAGE LOCKOUT
During under-voltage lock-out, the output drive is biased to sink minor amounts of current. Pin 6 should be
shunted to ground with a bleeder resistor to prevent activating the power switch with extraneous leakage
currents.
VCC
VCC
ON/OFF Command
to REST of IC
UC1842
UC1844
UC1843
UC1845
VON
16 V
8.4 V
VOFF
10 V
7.6 V
<17 mA
<1 mA
VCC
VOFF
VON
2R
IS
R
1
R
3
RS
COMP
CURRENT
SENSE
1V
CURRENT
SENSE
COMPARATOR
C
GND
5
5
Peak Current (IS) is Determined By The Formula
,1.0 V
ISMAX
RS
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
www.ti.com
OSCILLATOR SECTION
8
30
4
CT
GROUND
100
10
t d ms
RT/CT
RT
RT (k W)
VREF
1
0.3
1
2.2
4.7
1.72
For RT> 5 K f ~
RTCT
10 22
CT nF
47
30
10
3
100
100
1k
Saturation Voltage V
3
TA = 25C
TA = 55C
2
SOURCE SAT
(VCC VOH)
.02
.07 .1
.2
.3 .4 .5
.7
80
60
45
40
90
20
135
Av
180
100
1k
10 k
100 k
1M
f Frequency Hz
10 M
Phase Margin
Voltage Gain dB
10
10 k
100 k
f Frequency Hz
1M
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
www.ti.com
100 kW
1 kW
ERROR AMP
ADJUST
5 kW
4.7 kW
ISENSE
ADJUST
UC1842
1
COMP
VFB
ISENSE
OUTPUT 6
RT / CT
GROUND 5
VREF
VCC
0.1 mF
VCC 7
0.1 mF
1 kW 1 W
OUTPUT
GROUND
CT
SHUTDOWN TECHNIQUES
Shutdown of the UC1842 can be accomplished by two methods; either raise pin 3 above 1 V or pull pin 1 below
a voltage two diode drops above ground. Either method causses the output of the PWM comparator to be high
(refer to block diagram). The PWM latch is reset dominant so that the output will remain low until the next clock
cycle after the shutdown condition at pin 1 and/or 3 is removed. In one example, an externally latched shutdown
may be accomplished by adding an SCR which will be reset by cycling VCC below the lower UVLO threshold. At
this pint the reference turns off, allowing the SCR to reset.
1 kW
8
VREF
ISENSE
COMP
SHUTDOWN
330 W
500 W
SHUTDOWN
To Current
SENSE RESISTOR
UC1842/3/4/5
UC2842/3/4/5
UC3842/3/4/5
www.ti.com
R1
51W
117 VAC
D6
U9D946
L1
+6 V
VARO
VM 68
C9
3300 pF
600 V
R12
4.7 k
2W
C1
250 F
250 V
R2
56 k
2W
N5
NP
C10
4700 F
10 V
C11
4700 F
10 V
COM
D4
1N3613
D7
UF81002
+12 V
R4
4.7 k
D2
1N3612
R3
20 k
D3
1N3612
C12
2200 F
16 V
N12
N12
C2
100 F
25 V
R5 150 k
R9
68
3W
C3
22 F
C4
47 F
25 V
12 V
NC
D8
UES1002
1
C14
UC3844
R7
22
100 pF
8
Q1
UFN833
6
R8
R6
10 k
C5
0.01 F
12 V COM
C13
2200 F
16 V
C8
680 pF
600 V
3
4
1 k
USD1120
R13
20 k
C7
470 pF
C6
0.0022 F
R10
0.55
1W
D8
1N3613
R11
2.7 k
2W
SLOPE COMPENSATION
A fraction of the oscillator ramp can be resistively summed with the current sense signal to provide slope
compensation for converters requiring duty cycles over 50%.
VREF
8
0.1 mF
RT / CT
RT
4
CT
UC1842/3
ISENSE
ISENSE
R1
R2
3
C
RSENSE
16-Oct-2009
PACKAGING INFORMATION
Orderable Device
Status (1)
5962-8670401PA
5962-8670401XA
5962-8670402PA
5962-8670402XA
Package
Type
Package
Drawing
ACTIVE
CDIP
JG
TBD
ACTIVE
LCCC
FK
20
TBD
ACTIVE
CDIP
JG
TBD
ACTIVE
LCCC
FK
20
TBD
5962-8670403PA
ACTIVE
CDIP
JG
TBD
Lead/Ball Finish
A42
5962-8670403XA
ACTIVE
LCCC
FK
20
TBD
5962-8670404DA
ACTIVE
CFP
14
TBD
5962-8670404PA
ACTIVE
CDIP
JG
TBD
A42
5962-8670404XA
ACTIVE
LCCC
FK
20
TBD
UC1842J
ACTIVE
CDIP
JG
TBD
A42
UC1842J883B
ACTIVE
CDIP
JG
TBD
A42
UC1842L883B
ACTIVE
LCCC
FK
20
TBD
UC1842W
ACTIVE
CFP
14
TBD
A42
UC1843J
ACTIVE
CDIP
JG
TBD
A42
UC1843J883B
ACTIVE
CDIP
JG
TBD
A42
UC1843L
ACTIVE
LCCC
FK
20
TBD
UC1843L883B
ACTIVE
LCCC
FK
20
TBD
UC1843W
ACTIVE
CFP
14
TBD
A42
UC1844J
ACTIVE
CDIP
JG
TBD
A42
UC1844J883B
ACTIVE
CDIP
JG
TBD
A42
UC1844L883B
ACTIVE
LCCC
FK
20
TBD
UC1845J
ACTIVE
CDIP
JG
TBD
A42
UC1845J883B
ACTIVE
CDIP
JG
TBD
A42
UC1845L
ACTIVE
LCCC
FK
20
TBD
UC1845L883B
ACTIVE
LCCC
FK
20
TBD
UC1845W
ACTIVE
CFP
14
TBD
A42
UC1845W883B
ACTIVE
CFP
14
TBD
A42
UC2842D
ACTIVE
SOIC
14
50
CU NIPDAU
Level-1-260C-UNLIM
UC2842D8
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC2842D8G4
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC2842D8TR
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC2842D8TRG4
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC2842DG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC2842DTR
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC2842DTRG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC2842J
OBSOLETE
CDIP
JG
50
Addendum-Page 1
TBD
Call TI
Call TI
16-Oct-2009
Orderable Device
Status (1)
Package
Type
Package
Drawing
UC2842N
ACTIVE
PDIP
50
CU NIPDAU
UC2842NG4
ACTIVE
PDIP
50
CU NIPDAU
Lead/Ball Finish
UC2842P
OBSOLETE
PDIP
TBD
Call TI
UC2843D
ACTIVE
SOIC
14
50
CU NIPDAU
Level-1-260C-UNLIM
UC2843D8
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC2843D8G4
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC2843D8TR
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC2843D8TRG4
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC2843DG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC2843DTR
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC2843DTRG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
50
Call TI
UC2843J
OBSOLETE
CDIP
JG
TBD
Call TI
UC2843N
ACTIVE
PDIP
50
CU NIPDAU
UC2843NG4
ACTIVE
PDIP
50
CU NIPDAU
UC2844D
ACTIVE
SOIC
14
50
CU NIPDAU
Level-1-260C-UNLIM
UC2844D8
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC2844D8G4
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC2844D8TR
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC2844D8TRG4
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC2844DG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC2844DTR
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC2844DTRG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC2844N
ACTIVE
PDIP
50
CU NIPDAU
UC2844NG4
ACTIVE
PDIP
50
CU NIPDAU
UC2845D
ACTIVE
SOIC
14
50
CU NIPDAU
Level-1-260C-UNLIM
UC2845D8
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC2845D8G4
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
50
Addendum-Page 2
Call TI
16-Oct-2009
Orderable Device
Status (1)
Package
Type
Package
Drawing
UC2845D8TR
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC2845D8TRG4
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC2845DG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC2845DTR
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC2845DTRG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
Lead/Ball Finish
no Sb/Br)
50
UC2845J
OBSOLETE
CDIP
JG
TBD
Call TI
UC2845N
ACTIVE
PDIP
50
CU NIPDAU
UC2845NG4
ACTIVE
PDIP
50
CU NIPDAU
UC3842D
ACTIVE
SOIC
14
50
CU NIPDAU
Level-1-260C-UNLIM
UC3842D8
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC3842D8G4
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC3842D8TR
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC3842D8TRG4
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC3842DG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC3842DTR
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC3842DTRG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC3842N
ACTIVE
PDIP
50
CU NIPDAU
UC3842NG4
ACTIVE
PDIP
50
CU NIPDAU
UC3842P
OBSOLETE
PDIP
TBD
Call TI
UC3843D
ACTIVE
SOIC
14
50
CU NIPDAU
Level-1-260C-UNLIM
UC3843D8
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC3843D8G4
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC3843D8TR
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC3843D8TRG4
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC3843DG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC3843DTR
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
50
50
Addendum-Page 3
Call TI
Call TI
16-Oct-2009
Orderable Device
Status (1)
Package
Type
Package
Drawing
UC3843DTRG4
ACTIVE
SOIC
14
UC3843N
ACTIVE
PDIP
50
UC3843NG4
ACTIVE
PDIP
50
Lead/Ball Finish
CU NIPDAU
Level-1-260C-UNLIM
CU NIPDAU
CU NIPDAU
UC3843P
OBSOLETE
PDIP
TBD
Call TI
Call TI
UC3843QTR
OBSOLETE
PLCC
FN
20
TBD
Call TI
Call TI
UC3844D
ACTIVE
SOIC
14
50
CU NIPDAU
Level-1-260C-UNLIM
UC3844D8
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC3844D8G4
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC3844D8TR
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC3844D8TRG4
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC3844DG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC3844DTR
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC3844DTRG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC3844N
ACTIVE
PDIP
50
CU NIPDAU
UC3844NG4
ACTIVE
PDIP
50
CU NIPDAU
50
UC3844P
OBSOLETE
PDIP
TBD
Call TI
UC3845AJ
ACTIVE
CDIP
JG
TBD
A42
UC3845D
ACTIVE
SOIC
14
50
CU NIPDAU
Level-1-260C-UNLIM
UC3845D8
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC3845D8G4
ACTIVE
SOIC
75
CU NIPDAU
Level-1-260C-UNLIM
UC3845D8TR
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC3845D8TRG4
ACTIVE
SOIC
CU NIPDAU
Level-1-260C-UNLIM
UC3845DG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC3845DTR
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC3845DTRG4
ACTIVE
SOIC
14
CU NIPDAU
Level-1-260C-UNLIM
UC3845N
ACTIVE
PDIP
50
CU NIPDAU
UC3845NG4
ACTIVE
PDIP
50
CU NIPDAU
UC3845P
OBSOLETE
PDIP
TBD
Call TI
50
Addendum-Page 4
Call TI
N / A for Pkg Type
Call TI
16-Oct-2009
(1)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check
http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and
package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS
compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame
retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder
temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited
information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI
to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF UC1842, UC1843, UC1844, UC1845, UC3842, UC3843, UC3844, UC3845, UC3845AM :
UC3842M, UC3845A
Catalog:
Space: UC1842-SP, UC1843-SP, UC1844-SP, UC1845-SP
NOTE: Qualified Version Definitions:
- TI's standard catalog product
Catalog
Space - Radiation tolerant, ceramic packaging and qualified for use in Space-based application
Addendum-Page 5
19-Mar-2008
Device
SPQ
Reel
Reel
Diameter Width
(mm) W1 (mm)
A0 (mm)
B0 (mm)
K0 (mm)
P1
(mm)
W
Pin1
(mm) Quadrant
UC2842D8TR
SOIC
2500
330.0
12.4
6.4
5.2
2.1
8.0
12.0
Q1
UC2842DTR
SOIC
14
2500
330.0
16.4
6.5
9.0
2.1
8.0
16.0
Q1
UC2843D8TR
SOIC
2500
330.0
12.4
6.4
5.2
2.1
8.0
12.0
Q1
UC2843DTR
SOIC
14
2500
330.0
16.4
6.5
9.0
2.1
8.0
16.0
Q1
UC2844D8TR
SOIC
2500
330.0
12.4
6.4
5.2
2.1
8.0
12.0
Q1
UC2844DTR
SOIC
14
2500
330.0
16.4
6.5
9.0
2.1
8.0
16.0
Q1
UC2845D8TR
SOIC
2500
330.0
12.4
6.4
5.2
2.1
8.0
12.0
Q1
UC2845DTR
SOIC
14
2500
330.0
16.4
6.5
9.0
2.1
8.0
16.0
Q1
UC3842D8TR
SOIC
2500
330.0
12.4
6.4
5.2
2.1
8.0
12.0
Q1
UC3842DTR
SOIC
14
2500
330.0
16.4
6.5
9.0
2.1
8.0
16.0
Q1
UC3843D8TR
SOIC
2500
330.0
12.4
6.4
5.2
2.1
8.0
12.0
Q1
UC3843DTR
SOIC
14
2500
330.0
16.4
6.5
9.0
2.1
8.0
16.0
Q1
UC3844D8TR
SOIC
2500
330.0
12.4
6.4
5.2
2.1
8.0
12.0
Q1
UC3844DTR
SOIC
14
2500
330.0
16.4
6.5
9.0
2.1
8.0
16.0
Q1
UC3845D8TR
SOIC
2500
330.0
12.4
6.4
5.2
2.1
8.0
12.0
Q1
UC3845DTR
SOIC
14
2500
330.0
16.4
6.5
9.0
2.1
8.0
16.0
Q1
Pack Materials-Page 1
19-Mar-2008
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
UC2842D8TR
SOIC
UC2842DTR
SOIC
2500
340.5
338.1
20.6
14
2500
333.2
345.9
28.6
UC2843D8TR
SOIC
UC2843DTR
SOIC
2500
340.5
338.1
20.6
14
2500
333.2
345.9
UC2844D8TR
28.6
SOIC
2500
340.5
338.1
20.6
UC2844DTR
SOIC
14
2500
333.2
345.9
28.6
UC2845D8TR
SOIC
2500
340.5
338.1
20.6
UC2845DTR
SOIC
14
2500
333.2
345.9
28.6
UC3842D8TR
SOIC
2500
340.5
338.1
20.6
UC3842DTR
SOIC
14
2500
333.2
345.9
28.6
UC3843D8TR
SOIC
2500
340.5
338.1
20.6
UC3843DTR
SOIC
14
2500
333.2
345.9
28.6
UC3844D8TR
SOIC
2500
340.5
338.1
20.6
UC3844DTR
SOIC
14
2500
333.2
345.9
28.6
UC3845D8TR
SOIC
2500
340.5
338.1
20.6
UC3845DTR
SOIC
14
2500
333.2
345.9
28.6
Pack Materials-Page 2
MECHANICAL DATA
MCER001A JANUARY 1995 REVISED JANUARY 1997
JG (R-GDIP-T8)
CERAMIC DUAL-IN-LINE
0.400 (10,16)
0.355 (9,00)
8
0.280 (7,11)
0.245 (6,22)
0.063 (1,60)
0.015 (0,38)
4
0.065 (1,65)
0.045 (1,14)
0.310 (7,87)
0.290 (7,37)
0.023 (0,58)
0.015 (0,38)
015
0.100 (2,54)
0.014 (0,36)
0.008 (0,20)
4040107/C 08/96
NOTES: A.
B.
C.
D.
E.
MECHANICAL DATA
MLCC006B OCTOBER 1996
FK (S-CQCC-N**)
28 TERMINAL SHOWN
18
17
16
15
14
13
NO. OF
TERMINALS
**
12
19
11
20
10
MIN
MAX
MIN
MAX
20
0.342
(8,69)
0.358
(9,09)
0.307
(7,80)
0.358
(9,09)
28
0.442
(11,23)
0.458
(11,63)
0.406
(10,31)
0.458
(11,63)
21
22
44
0.640
(16,26)
0.660
(16,76)
0.495
(12,58)
0.560
(14,22)
23
52
0.739
(18,78)
0.761
(19,32)
0.495
(12,58)
0.560
(14,22)
24
6
68
0.938
(23,83)
0.962
(24,43)
0.850
(21,6)
0.858
(21,8)
84
1.141
(28,99)
1.165
(29,59)
1.047
(26,6)
1.063
(27,0)
B SQ
A SQ
25
26
27
28
4
0.080 (2,03)
0.064 (1,63)
0.020 (0,51)
0.010 (0,25)
0.020 (0,51)
0.010 (0,25)
0.055 (1,40)
0.045 (1,14)
0.045 (1,14)
0.035 (0,89)
0.045 (1,14)
0.035 (0,89)
0.028 (0,71)
0.022 (0,54)
0.050 (1,27)
4040140 / D 10/96
NOTES: A.
B.
C.
D.
E.
MECHANICAL DATA
MPLC004A OCTOBER 1994
FN (S-PQCC-J**)
20 PIN SHOWN
Seating Plane
0.004 (0,10)
0.180 (4,57) MAX
0.120 (3,05)
0.090 (2,29)
D
D1
19
0.032 (0,81)
0.026 (0,66)
18
D2 / E2
E1
D2 / E2
8
14
0.021 (0,53)
0.013 (0,33)
0.007 (0,18) M
0.050 (1,27)
9
13
0.008 (0,20) NOM
D/E
D2 / E2
D1 / E1
NO. OF
PINS
**
MIN
MAX
MIN
MAX
MIN
MAX
20
0.385 (9,78)
0.395 (10,03)
0.350 (8,89)
0.356 (9,04)
0.141 (3,58)
0.169 (4,29)
28
0.485 (12,32)
0.495 (12,57)
0.450 (11,43)
0.456 (11,58)
0.191 (4,85)
0.219 (5,56)
44
0.685 (17,40)
0.695 (17,65)
0.650 (16,51)
0.656 (16,66)
0.291 (7,39)
0.319 (8,10)
52
0.785 (19,94)
0.795 (20,19)
0.750 (19,05)
0.756 (19,20)
0.341 (8,66)
0.369 (9,37)
68
0.985 (25,02)
0.995 (25,27)
0.950 (24,13)
0.958 (24,33)
0.441 (11,20)
0.469 (11,91)
84
1.185 (30,10)
1.195 (30,35)
1.150 (29,21)
1.158 (29,41)
0.541 (13,74)
0.569 (14,45)
4040005 / B 03/95
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements,
and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are
sold subject to TIs terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TIs standard
warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where
mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right,
or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a
warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual
property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied
by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive
business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional
restrictions.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all
express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not
responsible or liable for any such statements.
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably
be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing
such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and
acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products
and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be
provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in
such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at
the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are
designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated
products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
Products
Applications
Amplifiers
amplifier.ti.com
Audio
www.ti.com/audio
Data Converters
dataconverter.ti.com
Automotive
www.ti.com/automotive
DLP Products
www.dlp.com
Communications and
Telecom
www.ti.com/communications
DSP
dsp.ti.com
Computers and
Peripherals
www.ti.com/computers
www.ti.com/clocks
Consumer Electronics
www.ti.com/consumer-apps
Interface
interface.ti.com
Energy
www.ti.com/energy
Logic
logic.ti.com
Industrial
www.ti.com/industrial
Power Mgmt
power.ti.com
Medical
www.ti.com/medical
Microcontrollers
microcontroller.ti.com
Security
www.ti.com/security
RFID
www.ti-rfid.com
www.ti.com/space-avionics-defense
www.ti.com/video
Wireless
www.ti.com/wireless-apps
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright 2010, Texas Instruments Incorporated